blob: 10bc586662f5732c2d800361a9c1f9ec3e760e6a [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handley2bd4ef22014-04-09 13:14:54 +010031#include <arch.h>
32#include <arch_helpers.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010033#include <assert.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010034#include <bl_common.h>
Dan Handleybcd60ba2014-04-17 18:53:42 +010035#include <bl31.h>
Achin Gupta0a9f7472014-02-09 17:48:12 +000036#include <context_mgmt.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010037#include <platform.h>
Dan Handleybcd60ba2014-04-17 18:53:42 +010038#include <runtime_svc.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010039#include <stddef.h>
Dan Handley714a0d22014-04-09 13:13:04 +010040#include "psci_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010041
Dan Handleye2712bc2014-04-10 15:37:22 +010042typedef int (*afflvl_on_handler_t)(unsigned long,
43 aff_map_node_t *,
Achin Gupta4f6ad662013-10-25 09:08:21 +010044 unsigned long,
45 unsigned long);
46
47/*******************************************************************************
48 * This function checks whether a cpu which has been requested to be turned on
49 * is OFF to begin with.
50 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +010051static int cpu_on_validate_state(aff_map_node_t *node)
Achin Gupta4f6ad662013-10-25 09:08:21 +010052{
53 unsigned int psci_state;
54
55 /* Get the raw psci state */
Achin Gupta75f73672013-12-05 16:33:10 +000056 psci_state = psci_get_state(node);
Achin Gupta4f6ad662013-10-25 09:08:21 +010057
58 if (psci_state == PSCI_STATE_ON || psci_state == PSCI_STATE_SUSPEND)
59 return PSCI_E_ALREADY_ON;
60
61 if (psci_state == PSCI_STATE_ON_PENDING)
62 return PSCI_E_ON_PENDING;
63
64 assert(psci_state == PSCI_STATE_OFF);
65 return PSCI_E_SUCCESS;
66}
67
68/*******************************************************************************
69 * Handler routine to turn a cpu on. It takes care of any generic, architectural
70 * or platform specific setup required.
71 * TODO: Split this code across separate handlers for each type of setup?
72 ******************************************************************************/
73static int psci_afflvl0_on(unsigned long target_cpu,
Dan Handleye2712bc2014-04-10 15:37:22 +010074 aff_map_node_t *cpu_node,
Achin Gupta4f6ad662013-10-25 09:08:21 +010075 unsigned long ns_entrypoint,
76 unsigned long context_id)
77{
Andrew Thoelke4e126072014-06-04 21:10:52 +010078 unsigned int plat_state;
Achin Gupta4f6ad662013-10-25 09:08:21 +010079 unsigned long psci_entrypoint;
Andrew Thoelke4e126072014-06-04 21:10:52 +010080 uint32_t ns_scr_el3 = read_scr_el3();
81 uint32_t ns_sctlr_el1 = read_sctlr_el1();
Achin Gupta4f6ad662013-10-25 09:08:21 +010082 int rc;
83
84 /* Sanity check to safeguard against data corruption */
85 assert(cpu_node->level == MPIDR_AFFLVL0);
86
87 /*
88 * Generic management: Ensure that the cpu is off to be
89 * turned on
90 */
Achin Gupta75f73672013-12-05 16:33:10 +000091 rc = cpu_on_validate_state(cpu_node);
Achin Gupta4f6ad662013-10-25 09:08:21 +010092 if (rc != PSCI_E_SUCCESS)
93 return rc;
94
95 /*
Achin Gupta607084e2014-02-09 18:24:19 +000096 * Call the cpu on handler registered by the Secure Payload Dispatcher
97 * to let it do any bookeeping. If the handler encounters an error, it's
98 * expected to assert within
99 */
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000100 if (psci_spd_pm && psci_spd_pm->svc_on)
101 psci_spd_pm->svc_on(target_cpu);
Achin Gupta607084e2014-02-09 18:24:19 +0000102
103 /*
Achin Gupta4f6ad662013-10-25 09:08:21 +0100104 * Arch. management: Derive the re-entry information for
105 * the non-secure world from the non-secure state from
106 * where this call originated.
107 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100108 rc = psci_save_ns_entry(target_cpu, ns_entrypoint, context_id,
109 ns_scr_el3, ns_sctlr_el1);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100110 if (rc != PSCI_E_SUCCESS)
111 return rc;
112
113 /* Set the secure world (EL3) re-entry point after BL1 */
114 psci_entrypoint = (unsigned long) psci_aff_on_finish_entry;
115
116 /*
117 * Plat. management: Give the platform the current state
118 * of the target cpu to allow it to perform the necessary
119 * steps to power on.
120 */
121 if (psci_plat_pm_ops->affinst_on) {
122
123 /* Get the current physical state of this cpu */
Achin Gupta75f73672013-12-05 16:33:10 +0000124 plat_state = psci_get_phys_state(cpu_node);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100125 rc = psci_plat_pm_ops->affinst_on(target_cpu,
126 psci_entrypoint,
127 ns_entrypoint,
128 cpu_node->level,
129 plat_state);
130 }
131
132 return rc;
133}
134
135/*******************************************************************************
136 * Handler routine to turn a cluster on. It takes care or any generic, arch.
137 * or platform specific setup required.
138 * TODO: Split this code across separate handlers for each type of setup?
139 ******************************************************************************/
140static int psci_afflvl1_on(unsigned long target_cpu,
Dan Handleye2712bc2014-04-10 15:37:22 +0100141 aff_map_node_t *cluster_node,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100142 unsigned long ns_entrypoint,
143 unsigned long context_id)
144{
145 int rc = PSCI_E_SUCCESS;
146 unsigned int plat_state;
147 unsigned long psci_entrypoint;
148
149 assert(cluster_node->level == MPIDR_AFFLVL1);
150
151 /*
152 * There is no generic and arch. specific cluster
153 * management required
154 */
155
Achin Gupta75f73672013-12-05 16:33:10 +0000156 /* State management: Is not required while turning a cluster on */
157
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158 /*
159 * Plat. management: Give the platform the current state
160 * of the target cpu to allow it to perform the necessary
161 * steps to power on.
162 */
163 if (psci_plat_pm_ops->affinst_on) {
Achin Gupta75f73672013-12-05 16:33:10 +0000164 plat_state = psci_get_phys_state(cluster_node);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100165 psci_entrypoint = (unsigned long) psci_aff_on_finish_entry;
166 rc = psci_plat_pm_ops->affinst_on(target_cpu,
167 psci_entrypoint,
168 ns_entrypoint,
169 cluster_node->level,
170 plat_state);
171 }
172
173 return rc;
174}
175
176/*******************************************************************************
177 * Handler routine to turn a cluster of clusters on. It takes care or any
178 * generic, arch. or platform specific setup required.
179 * TODO: Split this code across separate handlers for each type of setup?
180 ******************************************************************************/
181static int psci_afflvl2_on(unsigned long target_cpu,
Dan Handleye2712bc2014-04-10 15:37:22 +0100182 aff_map_node_t *system_node,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100183 unsigned long ns_entrypoint,
184 unsigned long context_id)
185{
186 int rc = PSCI_E_SUCCESS;
187 unsigned int plat_state;
188 unsigned long psci_entrypoint;
189
190 /* Cannot go beyond affinity level 2 in this psci imp. */
191 assert(system_node->level == MPIDR_AFFLVL2);
192
193 /*
194 * There is no generic and arch. specific system management
195 * required
196 */
197
Achin Gupta75f73672013-12-05 16:33:10 +0000198 /* State management: Is not required while turning a system on */
199
Achin Gupta4f6ad662013-10-25 09:08:21 +0100200 /*
201 * Plat. management: Give the platform the current state
202 * of the target cpu to allow it to perform the necessary
203 * steps to power on.
204 */
205 if (psci_plat_pm_ops->affinst_on) {
Achin Gupta75f73672013-12-05 16:33:10 +0000206 plat_state = psci_get_phys_state(system_node);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100207 psci_entrypoint = (unsigned long) psci_aff_on_finish_entry;
208 rc = psci_plat_pm_ops->affinst_on(target_cpu,
209 psci_entrypoint,
210 ns_entrypoint,
211 system_node->level,
212 plat_state);
213 }
214
215 return rc;
216}
217
218/* Private data structure to make this handlers accessible through indexing */
Dan Handleye2712bc2014-04-10 15:37:22 +0100219static const afflvl_on_handler_t psci_afflvl_on_handlers[] = {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100220 psci_afflvl0_on,
221 psci_afflvl1_on,
222 psci_afflvl2_on,
223};
224
225/*******************************************************************************
Achin Gupta0959db52013-12-02 17:33:04 +0000226 * This function takes an array of pointers to affinity instance nodes in the
227 * topology tree and calls the on handler for the corresponding affinity
228 * levels
229 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100230static int psci_call_on_handlers(mpidr_aff_map_nodes_t target_cpu_nodes,
Achin Gupta0959db52013-12-02 17:33:04 +0000231 int start_afflvl,
232 int end_afflvl,
233 unsigned long target_cpu,
234 unsigned long entrypoint,
235 unsigned long context_id)
236{
237 int rc = PSCI_E_INVALID_PARAMS, level;
Dan Handleye2712bc2014-04-10 15:37:22 +0100238 aff_map_node_t *node;
Achin Gupta0959db52013-12-02 17:33:04 +0000239
240 for (level = end_afflvl; level >= start_afflvl; level--) {
241 node = target_cpu_nodes[level];
242 if (node == NULL)
243 continue;
244
245 /*
246 * TODO: In case of an error should there be a way
247 * of undoing what we might have setup at higher
248 * affinity levels.
249 */
250 rc = psci_afflvl_on_handlers[level](target_cpu,
251 node,
252 entrypoint,
253 context_id);
254 if (rc != PSCI_E_SUCCESS)
255 break;
256 }
257
258 return rc;
259}
260
261/*******************************************************************************
262 * Generic handler which is called to physically power on a cpu identified by
263 * its mpidr. It traverses through all the affinity levels performing generic,
264 * architectural, platform setup and state management e.g. for a cpu that is
265 * to be powered on, it will ensure that enough information is stashed for it
266 * to resume execution in the non-secure security state.
267 *
268 * The state of all the relevant affinity levels is changed after calling the
269 * affinity level specific handlers as their actions would depend upon the state
270 * the affinity level is currently in.
271 *
272 * The affinity level specific handlers are called in descending order i.e. from
273 * the highest to the lowest affinity level implemented by the platform because
274 * to turn on affinity level X it is neccesary to turn on affinity level X + 1
275 * first.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100276 ******************************************************************************/
277int psci_afflvl_on(unsigned long target_cpu,
278 unsigned long entrypoint,
279 unsigned long context_id,
Achin Gupta0959db52013-12-02 17:33:04 +0000280 int start_afflvl,
281 int end_afflvl)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100282{
Achin Gupta0959db52013-12-02 17:33:04 +0000283 int rc = PSCI_E_SUCCESS;
Dan Handleye2712bc2014-04-10 15:37:22 +0100284 mpidr_aff_map_nodes_t target_cpu_nodes;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100285
286 /*
Achin Gupta0959db52013-12-02 17:33:04 +0000287 * Collect the pointers to the nodes in the topology tree for
288 * each affinity instance in the mpidr. If this function does
289 * not return successfully then either the mpidr or the affinity
290 * levels are incorrect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100291 */
Achin Gupta0959db52013-12-02 17:33:04 +0000292 rc = psci_get_aff_map_nodes(target_cpu,
293 start_afflvl,
294 end_afflvl,
295 target_cpu_nodes);
296 if (rc != PSCI_E_SUCCESS)
297 return rc;
298
Achin Gupta4f6ad662013-10-25 09:08:21 +0100299
300 /*
Achin Gupta0959db52013-12-02 17:33:04 +0000301 * This function acquires the lock corresponding to each affinity
302 * level so that by the time all locks are taken, the system topology
303 * is snapshot and state management can be done safely.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100304 */
Andrew Thoelke2bc07852014-06-09 12:44:21 +0100305 psci_acquire_afflvl_locks(start_afflvl,
Achin Gupta0959db52013-12-02 17:33:04 +0000306 end_afflvl,
307 target_cpu_nodes);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100308
Achin Gupta0959db52013-12-02 17:33:04 +0000309 /* Perform generic, architecture and platform specific handling. */
310 rc = psci_call_on_handlers(target_cpu_nodes,
311 start_afflvl,
312 end_afflvl,
313 target_cpu,
314 entrypoint,
315 context_id);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100316
Achin Gupta4f6ad662013-10-25 09:08:21 +0100317 /*
Achin Guptacab78e42014-07-28 00:09:01 +0100318 * This function updates the state of each affinity instance
319 * corresponding to the mpidr in the range of affinity levels
320 * specified.
321 */
322 if (rc == PSCI_E_SUCCESS)
323 psci_do_afflvl_state_mgmt(start_afflvl,
324 end_afflvl,
325 target_cpu_nodes,
326 PSCI_STATE_ON_PENDING);
327
328 /*
Achin Gupta4f6ad662013-10-25 09:08:21 +0100329 * This loop releases the lock corresponding to each affinity level
Achin Gupta0959db52013-12-02 17:33:04 +0000330 * in the reverse order to which they were acquired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100331 */
Andrew Thoelke2bc07852014-06-09 12:44:21 +0100332 psci_release_afflvl_locks(start_afflvl,
Achin Gupta0959db52013-12-02 17:33:04 +0000333 end_afflvl,
334 target_cpu_nodes);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100335
336 return rc;
337}
338
339/*******************************************************************************
340 * The following functions finish an earlier affinity power on request. They
341 * are called by the common finisher routine in psci_common.c.
342 ******************************************************************************/
Andrew Thoelke2bc07852014-06-09 12:44:21 +0100343static unsigned int psci_afflvl0_on_finish(aff_map_node_t *cpu_node)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100344{
Andrew Thoelke4e126072014-06-04 21:10:52 +0100345 unsigned int plat_state, state, rc;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100346
347 assert(cpu_node->level == MPIDR_AFFLVL0);
348
Achin Gupta0959db52013-12-02 17:33:04 +0000349 /* Ensure we have been explicitly woken up by another cpu */
Achin Gupta75f73672013-12-05 16:33:10 +0000350 state = psci_get_state(cpu_node);
Achin Gupta0959db52013-12-02 17:33:04 +0000351 assert(state == PSCI_STATE_ON_PENDING);
352
Achin Gupta4f6ad662013-10-25 09:08:21 +0100353 /*
354 * Plat. management: Perform the platform specific actions
355 * for this cpu e.g. enabling the gic or zeroing the mailbox
356 * register. The actual state of this cpu has already been
357 * changed.
358 */
359 if (psci_plat_pm_ops->affinst_on_finish) {
360
Achin Gupta0959db52013-12-02 17:33:04 +0000361 /* Get the physical state of this cpu */
Achin Gupta75f73672013-12-05 16:33:10 +0000362 plat_state = get_phys_state(state);
Andrew Thoelke2bc07852014-06-09 12:44:21 +0100363 rc = psci_plat_pm_ops->affinst_on_finish(read_mpidr_el1(),
Achin Gupta4f6ad662013-10-25 09:08:21 +0100364 cpu_node->level,
365 plat_state);
366 assert(rc == PSCI_E_SUCCESS);
367 }
368
369 /*
Achin Guptae1aa5162014-06-26 09:58:52 +0100370 * Arch. management: Enable data cache and manage stack memory
Achin Gupta4f6ad662013-10-25 09:08:21 +0100371 */
Achin Guptae1aa5162014-06-26 09:58:52 +0100372 psci_do_pwrup_cache_maintenance();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100373
374 /*
375 * All the platform specific actions for turning this cpu
376 * on have completed. Perform enough arch.initialization
377 * to run in the non-secure address space.
378 */
379 bl31_arch_setup();
380
381 /*
Achin Gupta607084e2014-02-09 18:24:19 +0000382 * Call the cpu on finish handler registered by the Secure Payload
383 * Dispatcher to let it do any bookeeping. If the handler encounters an
384 * error, it's expected to assert within
385 */
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000386 if (psci_spd_pm && psci_spd_pm->svc_on_finish)
387 psci_spd_pm->svc_on_finish(0);
Achin Gupta607084e2014-02-09 18:24:19 +0000388
389 /*
Achin Gupta4f6ad662013-10-25 09:08:21 +0100390 * Generic management: Now we just need to retrieve the
391 * information that we had stashed away during the cpu_on
Andrew Thoelke4e126072014-06-04 21:10:52 +0100392 * call to set this cpu on its way.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100393 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100394 cm_prepare_el3_exit(NON_SECURE);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100395
396 /* Clean caches before re-entering normal world */
397 dcsw_op_louis(DCCSW);
398
Andrew Thoelke4e126072014-06-04 21:10:52 +0100399 rc = PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100400 return rc;
401}
402
Andrew Thoelke2bc07852014-06-09 12:44:21 +0100403static unsigned int psci_afflvl1_on_finish(aff_map_node_t *cluster_node)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100404{
Achin Gupta0959db52013-12-02 17:33:04 +0000405 unsigned int plat_state, rc = PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100406
407 assert(cluster_node->level == MPIDR_AFFLVL1);
408
409 /*
410 * Plat. management: Perform the platform specific actions
411 * as per the old state of the cluster e.g. enabling
412 * coherency at the interconnect depends upon the state with
413 * which this cluster was powered up. If anything goes wrong
414 * then assert as there is no way to recover from this
415 * situation.
416 */
417 if (psci_plat_pm_ops->affinst_on_finish) {
Achin Gupta0959db52013-12-02 17:33:04 +0000418
419 /* Get the physical state of this cluster */
Achin Gupta75f73672013-12-05 16:33:10 +0000420 plat_state = psci_get_phys_state(cluster_node);
Andrew Thoelke2bc07852014-06-09 12:44:21 +0100421 rc = psci_plat_pm_ops->affinst_on_finish(read_mpidr_el1(),
Achin Gupta4f6ad662013-10-25 09:08:21 +0100422 cluster_node->level,
423 plat_state);
424 assert(rc == PSCI_E_SUCCESS);
425 }
426
427 return rc;
428}
429
430
Andrew Thoelke2bc07852014-06-09 12:44:21 +0100431static unsigned int psci_afflvl2_on_finish(aff_map_node_t *system_node)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100432{
Achin Gupta0959db52013-12-02 17:33:04 +0000433 unsigned int plat_state, rc = PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100434
435 /* Cannot go beyond this affinity level */
436 assert(system_node->level == MPIDR_AFFLVL2);
437
438 /*
439 * Currently, there are no architectural actions to perform
440 * at the system level.
441 */
442
443 /*
444 * Plat. management: Perform the platform specific actions
445 * as per the old state of the cluster e.g. enabling
446 * coherency at the interconnect depends upon the state with
447 * which this cluster was powered up. If anything goes wrong
448 * then assert as there is no way to recover from this
449 * situation.
450 */
451 if (psci_plat_pm_ops->affinst_on_finish) {
Achin Gupta0959db52013-12-02 17:33:04 +0000452
453 /* Get the physical state of the system */
Achin Gupta75f73672013-12-05 16:33:10 +0000454 plat_state = psci_get_phys_state(system_node);
Andrew Thoelke2bc07852014-06-09 12:44:21 +0100455 rc = psci_plat_pm_ops->affinst_on_finish(read_mpidr_el1(),
Achin Gupta4f6ad662013-10-25 09:08:21 +0100456 system_node->level,
457 plat_state);
458 assert(rc == PSCI_E_SUCCESS);
459 }
460
Achin Gupta4f6ad662013-10-25 09:08:21 +0100461 return rc;
462}
463
Dan Handleye2712bc2014-04-10 15:37:22 +0100464const afflvl_power_on_finisher_t psci_afflvl_on_finishers[] = {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100465 psci_afflvl0_on_finish,
466 psci_afflvl1_on_finish,
467 psci_afflvl2_on_finish,
468};