Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1 | Arm Fixed Virtual Platforms (FVP) |
| 2 | ================================= |
| 3 | |
| 4 | Fixed Virtual Platform (FVP) Support |
| 5 | ------------------------------------ |
| 6 | |
| 7 | This section lists the supported Arm |FVP| platforms. Please refer to the FVP |
| 8 | documentation for a detailed description of the model parameter options. |
| 9 | |
| 10 | The latest version of the AArch64 build of TF-A has been tested on the following |
| 11 | Arm FVPs without shifted affinities, and that do not support threaded CPU cores |
| 12 | (64-bit host machine only). |
| 13 | |
| 14 | .. note:: |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 15 | The FVP models used are Version 11.19 Build 14, unless otherwise stated. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 16 | |
Maksims Svecovs | fd115b6 | 2021-10-25 16:13:42 +0100 | [diff] [blame] | 17 | - ``Foundation_Platform`` |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 18 | - ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502`` (Version 11.17/21) |
| 19 | - ``FVP_Base_AEMv8A-GIC600AE`` (Version 11.17/21) |
| 20 | - ``FVP_Base_AEMvA`` |
| 21 | - ``FVP_Base_AEMvA-AEMvA`` |
| 22 | - ``FVP_Base_Cortex-A32x4`` (Version 11.12/38) |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 23 | - ``FVP_Base_Cortex-A35x4`` |
| 24 | - ``FVP_Base_Cortex-A53x4`` |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 25 | - ``FVP_Base_Cortex-A55`` |
Maksims Svecovs | fd115b6 | 2021-10-25 16:13:42 +0100 | [diff] [blame] | 26 | - ``FVP_Base_Cortex-A55x4+Cortex-A75x4`` |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 27 | - ``FVP_Base_Cortex-A55x4+Cortex-A76x2`` |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 28 | - ``FVP_Base_Cortex-A57x1-A53x1`` |
| 29 | - ``FVP_Base_Cortex-A57x2-A53x4`` |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 30 | - ``FVP_Base_Cortex-A57x4`` |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 31 | - ``FVP_Base_Cortex-A57x4-A53x4`` |
| 32 | - ``FVP_Base_Cortex-A65`` |
| 33 | - ``FVP_Base_Cortex-A65AE`` |
| 34 | - ``FVP_Base_Cortex-A710x4`` (Version 11.17/21) |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 35 | - ``FVP_Base_Cortex-A72x4`` |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 36 | - ``FVP_Base_Cortex-A72x4-A53x4`` |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 37 | - ``FVP_Base_Cortex-A73x4`` |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 38 | - ``FVP_Base_Cortex-A73x4-A53x4`` |
| 39 | - ``FVP_Base_Cortex-A75`` |
| 40 | - ``FVP_Base_Cortex-A76`` |
| 41 | - ``FVP_Base_Cortex-A76AE`` |
| 42 | - ``FVP_Base_Cortex-A77`` |
| 43 | - ``FVP_Base_Cortex-A78`` |
| 44 | - ``FVP_Base_Cortex-A78C`` |
| 45 | - ``FVP_Base_Cortex-X2x4`` (Version 11.17/21) |
| 46 | - ``FVP_Base_Neoverse-E1`` |
| 47 | - ``FVP_Base_Neoverse-N1`` |
| 48 | - ``FVP_Base_Neoverse-N2x4`` (Version 11.16/16) |
| 49 | - ``FVP_Base_Neoverse-V1`` |
| 50 | - ``FVP_Base_RevC-2xAEMvA`` |
Maksims Svecovs | 208a886 | 2022-04-28 16:52:37 +0100 | [diff] [blame] | 51 | - ``FVP_Morello`` (Version 0.11/33) |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 52 | - ``FVP_RD_E1_edge`` (Version 11.17/29) |
| 53 | - ``FVP_RD_V1`` (Version 11.17/29) |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 54 | - ``FVP_TC1`` (Version 11.17/33) |
| 55 | - ``FVP_TC2`` (Version 11.18/28) |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 56 | |
| 57 | The latest version of the AArch32 build of TF-A has been tested on the |
| 58 | following Arm FVPs without shifted affinities, and that do not support threaded |
| 59 | CPU cores (64-bit host machine only). |
| 60 | |
Manish V Badarkhe | bfd177e | 2020-10-02 07:27:27 +0100 | [diff] [blame] | 61 | - ``FVP_Base_AEMvA`` |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 62 | - ``FVP_Base_AEMvA-AEMvA`` |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 63 | - ``FVP_Base_Cortex-A32x4`` |
| 64 | |
| 65 | .. note:: |
laurenw-arm | 6bfd097 | 2022-09-14 15:44:42 -0500 | [diff] [blame] | 66 | The ``FVP_Base_RevC-2xAEMvA`` FVP only supports shifted affinities, which |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 67 | is not compatible with legacy GIC configurations. Therefore this FVP does not |
| 68 | support these legacy GIC configurations. |
| 69 | |
| 70 | The *Foundation* and *Base* FVPs can be downloaded free of charge. See the `Arm |
| 71 | FVP website`_. The Cortex-A models listed above are also available to download |
| 72 | from `Arm's website`_. |
| 73 | |
| 74 | .. note:: |
| 75 | The build numbers quoted above are those reported by launching the FVP |
| 76 | with the ``--version`` parameter. |
| 77 | |
| 78 | .. note:: |
| 79 | Linaro provides a ramdisk image in prebuilt FVP configurations and full |
| 80 | file systems that can be downloaded separately. To run an FVP with a virtio |
| 81 | file system image an additional FVP configuration option |
| 82 | ``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be |
| 83 | used. |
| 84 | |
| 85 | .. note:: |
| 86 | The software will not work on Version 1.0 of the Foundation FVP. |
| 87 | The commands below would report an ``unhandled argument`` error in this case. |
| 88 | |
| 89 | .. note:: |
| 90 | FVPs can be launched with ``--cadi-server`` option such that a |
| 91 | CADI-compliant debugger (for example, Arm DS-5) can connect to and control |
| 92 | its execution. |
| 93 | |
| 94 | .. warning:: |
| 95 | Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202 |
| 96 | the internal synchronisation timings changed compared to older versions of |
| 97 | the models. The models can be launched with ``-Q 100`` option if they are |
| 98 | required to match the run time characteristics of the older versions. |
| 99 | |
Zelalem | c005fdf | 2021-06-01 17:05:16 -0500 | [diff] [blame] | 100 | All the above platforms have been tested with `Linaro Release 20.01`_. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 101 | |
| 102 | .. _build_options_arm_fvp_platform: |
| 103 | |
| 104 | Arm FVP Platform Specific Build Options |
| 105 | --------------------------------------- |
| 106 | |
| 107 | - ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to |
| 108 | build the topology tree within TF-A. By default TF-A is configured for dual |
| 109 | cluster topology and this option can be used to override the default value. |
| 110 | |
| 111 | - ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The |
| 112 | default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as |
| 113 | explained in the options below: |
| 114 | |
| 115 | - ``FVP_CCI`` : The CCI driver is selected. This is the default |
| 116 | if 0 < ``FVP_CLUSTER_COUNT`` <= 2. |
| 117 | - ``FVP_CCN`` : The CCN driver is selected. This is the default |
| 118 | if ``FVP_CLUSTER_COUNT`` > 2. |
| 119 | |
| 120 | - ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in |
| 121 | a single cluster. This option defaults to 4. |
| 122 | |
| 123 | - ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU |
| 124 | in the system. This option defaults to 1. Note that the build option |
| 125 | ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms. |
| 126 | |
| 127 | - ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options: |
| 128 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 129 | - ``FVP_GICV2`` : The GICv2 only driver is selected |
| 130 | - ``FVP_GICV3`` : The GICv3 only driver is selected (default option) |
| 131 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 132 | - ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled |
| 133 | to DTB and packaged in FIP as the HW_CONFIG. See :ref:`Firmware Design` for |
| 134 | details on HW_CONFIG. By default, this is initialized to a sensible DTS |
| 135 | file in ``fdts/`` folder depending on other build options. But some cases, |
| 136 | like shifted affinity format for MPIDR, cannot be detected at build time |
| 137 | and this option is needed to specify the appropriate DTS file. |
| 138 | |
| 139 | - ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in |
| 140 | FIP. See :ref:`Firmware Design` for details on HW_CONFIG. This option is |
| 141 | similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the |
| 142 | HW_CONFIG blob instead of the DTS file. This option is useful to override |
| 143 | the default HW_CONFIG selected by the build system. |
| 144 | |
Manish V Badarkhe | 2f4c044 | 2021-01-24 20:39:39 +0000 | [diff] [blame] | 145 | - ``FVP_GICR_REGION_PROTECTION``: Mark the redistributor pages of |
| 146 | inactive/fused CPU cores as read-only. The default value of this option |
| 147 | is ``0``, which means the redistributor pages of all CPU cores are marked |
| 148 | as read and write. |
| 149 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 150 | Booting Firmware Update images |
| 151 | ------------------------------ |
| 152 | |
| 153 | When Firmware Update (FWU) is enabled there are at least 2 new images |
| 154 | that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the |
| 155 | FWU FIP. |
| 156 | |
| 157 | The additional fip images must be loaded with: |
| 158 | |
| 159 | :: |
| 160 | |
| 161 | --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address] |
| 162 | --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address] |
| 163 | |
| 164 | The address ns_bl1u_base_address is the value of NS_BL1U_BASE. |
| 165 | In the same way, the address ns_bl2u_base_address is the value of |
| 166 | NS_BL2U_BASE. |
| 167 | |
| 168 | Booting an EL3 payload |
| 169 | ---------------------- |
| 170 | |
| 171 | The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for |
| 172 | the secondary CPUs holding pen to work properly. Unfortunately, its reset value |
| 173 | is undefined on the FVP platform and the FVP platform code doesn't clear it. |
| 174 | Therefore, one must modify the way the model is normally invoked in order to |
| 175 | clear the mailbox at start-up. |
| 176 | |
| 177 | One way to do that is to create an 8-byte file containing all zero bytes using |
| 178 | the following command: |
| 179 | |
| 180 | .. code:: shell |
| 181 | |
| 182 | dd if=/dev/zero of=mailbox.dat bs=1 count=8 |
| 183 | |
| 184 | and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``) |
| 185 | using the following model parameters: |
| 186 | |
| 187 | :: |
| 188 | |
| 189 | --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs] |
| 190 | --data=mailbox.dat@0x04000000 [Foundation FVP] |
| 191 | |
| 192 | To provide the model with the EL3 payload image, the following methods may be |
| 193 | used: |
| 194 | |
| 195 | #. If the EL3 payload is able to execute in place, it may be programmed into |
| 196 | flash memory. On Base Cortex and AEM FVPs, the following model parameter |
| 197 | loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already |
| 198 | used for the FIP): |
| 199 | |
| 200 | :: |
| 201 | |
| 202 | -C bp.flashloader1.fname="<path-to>/<el3-payload>" |
| 203 | |
| 204 | On Foundation FVP, there is no flash loader component and the EL3 payload |
| 205 | may be programmed anywhere in flash using method 3 below. |
| 206 | |
| 207 | #. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5 |
| 208 | command may be used to load the EL3 payload ELF image over JTAG: |
| 209 | |
| 210 | :: |
| 211 | |
| 212 | load <path-to>/el3-payload.elf |
| 213 | |
| 214 | #. The EL3 payload may be pre-loaded in volatile memory using the following |
| 215 | model parameters: |
| 216 | |
| 217 | :: |
| 218 | |
| 219 | --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs] |
| 220 | --data="<path-to>/<el3-payload>"@address [Foundation FVP] |
| 221 | |
| 222 | The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address |
| 223 | used when building TF-A. |
| 224 | |
| 225 | Booting a preloaded kernel image (Base FVP) |
| 226 | ------------------------------------------- |
| 227 | |
| 228 | The following example uses a simplified boot flow by directly jumping from the |
| 229 | TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be |
| 230 | useful if both the kernel and the device tree blob (DTB) are already present in |
| 231 | memory (like in FVP). |
| 232 | |
| 233 | For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at |
| 234 | address ``0x82000000``, the firmware can be built like this: |
| 235 | |
| 236 | .. code:: shell |
| 237 | |
Madhukar Pappireddy | c0ba248 | 2020-01-10 16:11:18 -0600 | [diff] [blame] | 238 | CROSS_COMPILE=aarch64-none-elf- \ |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 239 | make PLAT=fvp DEBUG=1 \ |
| 240 | RESET_TO_BL31=1 \ |
| 241 | ARM_LINUX_KERNEL_AS_BL33=1 \ |
| 242 | PRELOADED_BL33_BASE=0x80080000 \ |
| 243 | ARM_PRELOADED_DTB_BASE=0x82000000 \ |
| 244 | all fip |
| 245 | |
| 246 | Now, it is needed to modify the DTB so that the kernel knows the address of the |
| 247 | ramdisk. The following script generates a patched DTB from the provided one, |
| 248 | assuming that the ramdisk is loaded at address ``0x84000000``. Note that this |
| 249 | script assumes that the user is using a ramdisk image prepared for U-Boot, like |
| 250 | the ones provided by Linaro. If using a ramdisk without this header,the ``0x40`` |
| 251 | offset in ``INITRD_START`` has to be removed. |
| 252 | |
| 253 | .. code:: bash |
| 254 | |
| 255 | #!/bin/bash |
| 256 | |
| 257 | # Path to the input DTB |
| 258 | KERNEL_DTB=<path-to>/<fdt> |
| 259 | # Path to the output DTB |
| 260 | PATCHED_KERNEL_DTB=<path-to>/<patched-fdt> |
| 261 | # Base address of the ramdisk |
| 262 | INITRD_BASE=0x84000000 |
| 263 | # Path to the ramdisk |
| 264 | INITRD=<path-to>/<ramdisk.img> |
| 265 | |
| 266 | # Skip uboot header (64 bytes) |
| 267 | INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) ) |
| 268 | INITRD_SIZE=$(stat -Lc %s ${INITRD}) |
| 269 | INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) ) |
| 270 | |
| 271 | CHOSEN_NODE=$(echo \ |
| 272 | "/ { \ |
| 273 | chosen { \ |
| 274 | linux,initrd-start = <${INITRD_START}>; \ |
| 275 | linux,initrd-end = <${INITRD_END}>; \ |
| 276 | }; \ |
| 277 | };") |
| 278 | |
| 279 | echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \ |
| 280 | dtc -O dtb -o ${PATCHED_KERNEL_DTB} - |
| 281 | |
| 282 | And the FVP binary can be run with the following command: |
| 283 | |
| 284 | .. code:: shell |
| 285 | |
| 286 | <path-to>/FVP_Base_AEMv8A-AEMv8A \ |
| 287 | -C pctl.startup=0.0.0.0 \ |
| 288 | -C bp.secure_memory=1 \ |
| 289 | -C cluster0.NUM_CORES=4 \ |
| 290 | -C cluster1.NUM_CORES=4 \ |
| 291 | -C cache_state_modelled=1 \ |
Alexei Fedorov | ea0424f | 2020-02-17 13:38:35 +0000 | [diff] [blame] | 292 | -C cluster0.cpu0.RVBAR=0x04001000 \ |
| 293 | -C cluster0.cpu1.RVBAR=0x04001000 \ |
| 294 | -C cluster0.cpu2.RVBAR=0x04001000 \ |
| 295 | -C cluster0.cpu3.RVBAR=0x04001000 \ |
| 296 | -C cluster1.cpu0.RVBAR=0x04001000 \ |
| 297 | -C cluster1.cpu1.RVBAR=0x04001000 \ |
| 298 | -C cluster1.cpu2.RVBAR=0x04001000 \ |
| 299 | -C cluster1.cpu3.RVBAR=0x04001000 \ |
| 300 | --data cluster0.cpu0="<path-to>/bl31.bin"@0x04001000 \ |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 301 | --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \ |
| 302 | --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \ |
| 303 | --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000 |
| 304 | |
| 305 | Obtaining the Flattened Device Trees |
| 306 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 307 | |
| 308 | Depending on the FVP configuration and Linux configuration used, different |
| 309 | FDT files are required. FDT source files for the Foundation and Base FVPs can |
| 310 | be found in the TF-A source directory under ``fdts/``. The Foundation FVP has |
| 311 | a subset of the Base FVP components. For example, the Foundation FVP lacks |
| 312 | CLCD and MMC support, and has only one CPU cluster. |
| 313 | |
| 314 | .. note:: |
| 315 | It is not recommended to use the FDTs built along the kernel because not |
| 316 | all FDTs are available from there. |
| 317 | |
| 318 | The dynamic configuration capability is enabled in the firmware for FVPs. |
| 319 | This means that the firmware can authenticate and load the FDT if present in |
| 320 | FIP. A default FDT is packaged into FIP during the build based on |
| 321 | the build configuration. This can be overridden by using the ``FVP_HW_CONFIG`` |
| 322 | or ``FVP_HW_CONFIG_DTS`` build options (refer to |
| 323 | :ref:`build_options_arm_fvp_platform` for details on the options). |
| 324 | |
| 325 | - ``fvp-base-gicv2-psci.dts`` |
| 326 | |
Andre Przywara | 04cf78f | 2022-08-19 10:26:00 +0100 | [diff] [blame] | 327 | For use with models such as the Cortex-A57-A53 or Cortex-A32 Base FVPs |
| 328 | without shifted affinities and with Base memory map configuration. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 329 | |
| 330 | - ``fvp-base-gicv3-psci.dts`` |
| 331 | |
Andre Przywara | 04cf78f | 2022-08-19 10:26:00 +0100 | [diff] [blame] | 332 | For use with models such as the Cortex-A57-A53 or Cortex-A32 Base FVPs |
| 333 | without shifted affinities and with Base memory map configuration and |
| 334 | Linux GICv3 support. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 335 | |
| 336 | - ``fvp-base-gicv3-psci-1t.dts`` |
| 337 | |
| 338 | For use with models such as the AEMv8-RevC Base FVP with shifted affinities, |
| 339 | single threaded CPUs, Base memory map configuration and Linux GICv3 support. |
| 340 | |
| 341 | - ``fvp-base-gicv3-psci-dynamiq.dts`` |
| 342 | |
| 343 | For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities, |
| 344 | single cluster, single threaded CPUs, Base memory map configuration and Linux |
| 345 | GICv3 support. |
| 346 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 347 | - ``fvp-foundation-gicv2-psci.dts`` |
| 348 | |
| 349 | For use with Foundation FVP with Base memory map configuration. |
| 350 | |
| 351 | - ``fvp-foundation-gicv3-psci.dts`` |
| 352 | |
| 353 | (Default) For use with Foundation FVP with Base memory map configuration |
| 354 | and Linux GICv3 support. |
| 355 | |
| 356 | |
| 357 | Running on the Foundation FVP with reset to BL1 entrypoint |
| 358 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 359 | |
| 360 | The following ``Foundation_Platform`` parameters should be used to boot Linux with |
| 361 | 4 CPUs using the AArch64 build of TF-A. |
| 362 | |
| 363 | .. code:: shell |
| 364 | |
| 365 | <path-to>/Foundation_Platform \ |
| 366 | --cores=4 \ |
| 367 | --arm-v8.0 \ |
| 368 | --secure-memory \ |
| 369 | --visualization \ |
| 370 | --gicv3 \ |
| 371 | --data="<path-to>/<bl1-binary>"@0x0 \ |
| 372 | --data="<path-to>/<FIP-binary>"@0x08000000 \ |
| 373 | --data="<path-to>/<kernel-binary>"@0x80080000 \ |
| 374 | --data="<path-to>/<ramdisk-binary>"@0x84000000 |
| 375 | |
| 376 | Notes: |
| 377 | |
| 378 | - BL1 is loaded at the start of the Trusted ROM. |
| 379 | - The Firmware Image Package is loaded at the start of NOR FLASH0. |
| 380 | - The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address |
Manish V Badarkhe | 393caac | 2022-04-25 20:21:28 +0100 | [diff] [blame] | 381 | is specified via the ``load-address`` property in the ``hw-config`` node of |
| 382 | `FW_CONFIG for FVP`_. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 383 | - The default use-case for the Foundation FVP is to use the ``--gicv3`` option |
| 384 | and enable the GICv3 device in the model. Note that without this option, |
| 385 | the Foundation FVP defaults to legacy (Versatile Express) memory map which |
| 386 | is not supported by TF-A. |
| 387 | - In order for TF-A to run correctly on the Foundation FVP, the architecture |
| 388 | versions must match. The Foundation FVP defaults to the highest v8.x |
| 389 | version it supports but the default build for TF-A is for v8.0. To avoid |
| 390 | issues either start the Foundation FVP to use v8.0 architecture using the |
| 391 | ``--arm-v8.0`` option, or build TF-A with an appropriate value for |
| 392 | ``ARM_ARCH_MINOR``. |
| 393 | |
| 394 | Running on the AEMv8 Base FVP with reset to BL1 entrypoint |
| 395 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 396 | |
| 397 | The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux |
| 398 | with 8 CPUs using the AArch64 build of TF-A. |
| 399 | |
| 400 | .. code:: shell |
| 401 | |
| 402 | <path-to>/FVP_Base_RevC-2xAEMv8A \ |
| 403 | -C pctl.startup=0.0.0.0 \ |
| 404 | -C bp.secure_memory=1 \ |
| 405 | -C bp.tzc_400.diagnostics=1 \ |
| 406 | -C cluster0.NUM_CORES=4 \ |
| 407 | -C cluster1.NUM_CORES=4 \ |
| 408 | -C cache_state_modelled=1 \ |
| 409 | -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \ |
| 410 | -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \ |
| 411 | --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \ |
| 412 | --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000 |
| 413 | |
| 414 | .. note:: |
| 415 | The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires |
| 416 | a specific DTS for all the CPUs to be loaded. |
| 417 | |
| 418 | Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint |
| 419 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 420 | |
| 421 | The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux |
| 422 | with 8 CPUs using the AArch32 build of TF-A. |
| 423 | |
| 424 | .. code:: shell |
| 425 | |
| 426 | <path-to>/FVP_Base_AEMv8A-AEMv8A \ |
| 427 | -C pctl.startup=0.0.0.0 \ |
| 428 | -C bp.secure_memory=1 \ |
| 429 | -C bp.tzc_400.diagnostics=1 \ |
| 430 | -C cluster0.NUM_CORES=4 \ |
| 431 | -C cluster1.NUM_CORES=4 \ |
| 432 | -C cache_state_modelled=1 \ |
| 433 | -C cluster0.cpu0.CONFIG64=0 \ |
| 434 | -C cluster0.cpu1.CONFIG64=0 \ |
| 435 | -C cluster0.cpu2.CONFIG64=0 \ |
| 436 | -C cluster0.cpu3.CONFIG64=0 \ |
| 437 | -C cluster1.cpu0.CONFIG64=0 \ |
| 438 | -C cluster1.cpu1.CONFIG64=0 \ |
| 439 | -C cluster1.cpu2.CONFIG64=0 \ |
| 440 | -C cluster1.cpu3.CONFIG64=0 \ |
| 441 | -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \ |
| 442 | -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \ |
| 443 | --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \ |
| 444 | --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000 |
| 445 | |
| 446 | Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint |
| 447 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 448 | |
| 449 | The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to |
| 450 | boot Linux with 8 CPUs using the AArch64 build of TF-A. |
| 451 | |
| 452 | .. code:: shell |
| 453 | |
| 454 | <path-to>/FVP_Base_Cortex-A57x4-A53x4 \ |
| 455 | -C pctl.startup=0.0.0.0 \ |
| 456 | -C bp.secure_memory=1 \ |
| 457 | -C bp.tzc_400.diagnostics=1 \ |
| 458 | -C cache_state_modelled=1 \ |
| 459 | -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \ |
| 460 | -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \ |
| 461 | --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \ |
| 462 | --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000 |
| 463 | |
| 464 | Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint |
| 465 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 466 | |
| 467 | The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to |
| 468 | boot Linux with 4 CPUs using the AArch32 build of TF-A. |
| 469 | |
| 470 | .. code:: shell |
| 471 | |
| 472 | <path-to>/FVP_Base_Cortex-A32x4 \ |
| 473 | -C pctl.startup=0.0.0.0 \ |
| 474 | -C bp.secure_memory=1 \ |
| 475 | -C bp.tzc_400.diagnostics=1 \ |
| 476 | -C cache_state_modelled=1 \ |
| 477 | -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \ |
| 478 | -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \ |
| 479 | --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \ |
| 480 | --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000 |
| 481 | |
| 482 | |
| 483 | Running on the AEMv8 Base FVP with reset to BL31 entrypoint |
| 484 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 485 | |
| 486 | The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux |
| 487 | with 8 CPUs using the AArch64 build of TF-A. |
| 488 | |
| 489 | .. code:: shell |
| 490 | |
| 491 | <path-to>/FVP_Base_RevC-2xAEMv8A \ |
| 492 | -C pctl.startup=0.0.0.0 \ |
| 493 | -C bp.secure_memory=1 \ |
| 494 | -C bp.tzc_400.diagnostics=1 \ |
| 495 | -C cluster0.NUM_CORES=4 \ |
| 496 | -C cluster1.NUM_CORES=4 \ |
| 497 | -C cache_state_modelled=1 \ |
| 498 | -C cluster0.cpu0.RVBAR=0x04010000 \ |
| 499 | -C cluster0.cpu1.RVBAR=0x04010000 \ |
| 500 | -C cluster0.cpu2.RVBAR=0x04010000 \ |
| 501 | -C cluster0.cpu3.RVBAR=0x04010000 \ |
| 502 | -C cluster1.cpu0.RVBAR=0x04010000 \ |
| 503 | -C cluster1.cpu1.RVBAR=0x04010000 \ |
| 504 | -C cluster1.cpu2.RVBAR=0x04010000 \ |
| 505 | -C cluster1.cpu3.RVBAR=0x04010000 \ |
| 506 | --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \ |
| 507 | --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \ |
| 508 | --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \ |
| 509 | --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \ |
| 510 | --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \ |
| 511 | --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000 |
| 512 | |
| 513 | Notes: |
| 514 | |
Manish Pandey | 928da86 | 2021-06-10 15:22:48 +0100 | [diff] [blame] | 515 | - Position Independent Executable (PIE) support is enabled in this |
| 516 | config allowing BL31 to be loaded at any valid address for execution. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 517 | |
| 518 | - Since a FIP is not loaded when using BL31 as reset entrypoint, the |
| 519 | ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>`` |
| 520 | parameter is needed to load the individual bootloader images in memory. |
| 521 | BL32 image is only needed if BL31 has been built to expect a Secure-EL1 |
| 522 | Payload. For the same reason, the FDT needs to be compiled from the DT source |
| 523 | and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000`` |
| 524 | parameter. |
| 525 | |
| 526 | - The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a |
| 527 | specific DTS for all the CPUs to be loaded. |
| 528 | |
| 529 | - The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where |
| 530 | X and Y are the cluster and CPU numbers respectively, is used to set the |
| 531 | reset vector for each core. |
| 532 | |
| 533 | - Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require |
| 534 | changing the value of |
| 535 | ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of |
| 536 | ``BL32_BASE``. |
| 537 | |
| 538 | |
| 539 | Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint |
| 540 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 541 | |
| 542 | The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux |
| 543 | with 8 CPUs using the AArch32 build of TF-A. |
| 544 | |
| 545 | .. code:: shell |
| 546 | |
| 547 | <path-to>/FVP_Base_AEMv8A-AEMv8A \ |
| 548 | -C pctl.startup=0.0.0.0 \ |
| 549 | -C bp.secure_memory=1 \ |
| 550 | -C bp.tzc_400.diagnostics=1 \ |
| 551 | -C cluster0.NUM_CORES=4 \ |
| 552 | -C cluster1.NUM_CORES=4 \ |
| 553 | -C cache_state_modelled=1 \ |
| 554 | -C cluster0.cpu0.CONFIG64=0 \ |
| 555 | -C cluster0.cpu1.CONFIG64=0 \ |
| 556 | -C cluster0.cpu2.CONFIG64=0 \ |
| 557 | -C cluster0.cpu3.CONFIG64=0 \ |
| 558 | -C cluster1.cpu0.CONFIG64=0 \ |
| 559 | -C cluster1.cpu1.CONFIG64=0 \ |
| 560 | -C cluster1.cpu2.CONFIG64=0 \ |
| 561 | -C cluster1.cpu3.CONFIG64=0 \ |
| 562 | -C cluster0.cpu0.RVBAR=0x04002000 \ |
| 563 | -C cluster0.cpu1.RVBAR=0x04002000 \ |
| 564 | -C cluster0.cpu2.RVBAR=0x04002000 \ |
| 565 | -C cluster0.cpu3.RVBAR=0x04002000 \ |
| 566 | -C cluster1.cpu0.RVBAR=0x04002000 \ |
| 567 | -C cluster1.cpu1.RVBAR=0x04002000 \ |
| 568 | -C cluster1.cpu2.RVBAR=0x04002000 \ |
| 569 | -C cluster1.cpu3.RVBAR=0x04002000 \ |
| 570 | --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \ |
| 571 | --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \ |
| 572 | --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \ |
| 573 | --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \ |
| 574 | --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000 |
| 575 | |
| 576 | .. note:: |
Manish Pandey | 928da86 | 2021-06-10 15:22:48 +0100 | [diff] [blame] | 577 | Position Independent Executable (PIE) support is enabled in this |
| 578 | config allowing SP_MIN to be loaded at any valid address for execution. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 579 | |
| 580 | Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint |
| 581 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 582 | |
| 583 | The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to |
| 584 | boot Linux with 8 CPUs using the AArch64 build of TF-A. |
| 585 | |
| 586 | .. code:: shell |
| 587 | |
| 588 | <path-to>/FVP_Base_Cortex-A57x4-A53x4 \ |
| 589 | -C pctl.startup=0.0.0.0 \ |
| 590 | -C bp.secure_memory=1 \ |
| 591 | -C bp.tzc_400.diagnostics=1 \ |
| 592 | -C cache_state_modelled=1 \ |
| 593 | -C cluster0.cpu0.RVBARADDR=0x04010000 \ |
| 594 | -C cluster0.cpu1.RVBARADDR=0x04010000 \ |
| 595 | -C cluster0.cpu2.RVBARADDR=0x04010000 \ |
| 596 | -C cluster0.cpu3.RVBARADDR=0x04010000 \ |
| 597 | -C cluster1.cpu0.RVBARADDR=0x04010000 \ |
| 598 | -C cluster1.cpu1.RVBARADDR=0x04010000 \ |
| 599 | -C cluster1.cpu2.RVBARADDR=0x04010000 \ |
| 600 | -C cluster1.cpu3.RVBARADDR=0x04010000 \ |
| 601 | --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \ |
| 602 | --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \ |
| 603 | --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \ |
| 604 | --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \ |
| 605 | --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \ |
| 606 | --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000 |
| 607 | |
| 608 | Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint |
| 609 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 610 | |
| 611 | The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to |
| 612 | boot Linux with 4 CPUs using the AArch32 build of TF-A. |
| 613 | |
| 614 | .. code:: shell |
| 615 | |
| 616 | <path-to>/FVP_Base_Cortex-A32x4 \ |
| 617 | -C pctl.startup=0.0.0.0 \ |
| 618 | -C bp.secure_memory=1 \ |
| 619 | -C bp.tzc_400.diagnostics=1 \ |
| 620 | -C cache_state_modelled=1 \ |
| 621 | -C cluster0.cpu0.RVBARADDR=0x04002000 \ |
| 622 | -C cluster0.cpu1.RVBARADDR=0x04002000 \ |
| 623 | -C cluster0.cpu2.RVBARADDR=0x04002000 \ |
| 624 | -C cluster0.cpu3.RVBARADDR=0x04002000 \ |
| 625 | --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \ |
| 626 | --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \ |
| 627 | --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \ |
| 628 | --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \ |
| 629 | --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000 |
| 630 | |
| 631 | -------------- |
| 632 | |
Daniel Boulby | 1f7786b | 2023-06-22 15:26:07 +0100 | [diff] [blame] | 633 | *Copyright (c) 2019-2023, Arm Limited. All rights reserved.* |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 634 | |
Manish V Badarkhe | 393caac | 2022-04-25 20:21:28 +0100 | [diff] [blame] | 635 | .. _FW_CONFIG for FVP: https://git.trustedfirmware.org/TF-A/trusted-firmware-a.git/tree/plat/arm/board/fvp/fdts/fvp_fw_config.dts |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 636 | .. _Arm's website: `FVP models`_ |
| 637 | .. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms |
Zelalem | c005fdf | 2021-06-01 17:05:16 -0500 | [diff] [blame] | 638 | .. _Linaro Release 20.01: http://releases.linaro.org/members/arm/platforms/20.01 |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 639 | .. _Arm FVP website: https://developer.arm.com/products/system-design/fixed-virtual-platforms |