blob: ce799b0ff1c821c40d1b42a9a75f6afd0d142084 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7d5a2e72018-01-10 15:59:31 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <arm_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <assert.h>
11#include <bl_common.h>
Dan Handley9df48042015-03-19 18:58:55 +000012#include <console.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010013#include <debug.h>
Dan Handley9df48042015-03-19 18:58:55 +000014#include <mmio.h>
15#include <plat_arm.h>
16#include <platform.h>
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +000017#include <ras.h>
Dan Handley9df48042015-03-19 18:58:55 +000018
Dan Handley9df48042015-03-19 18:58:55 +000019/*
20 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000021 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000022 */
23static entry_point_info_t bl32_image_ep_info;
24static entry_point_info_t bl33_image_ep_info;
25
Soby Mathewaf14b462018-06-01 16:53:38 +010026/*
27 * Check that BL31_BASE is above ARM_TB_FW_CONFIG_LIMIT. The reserved page
28 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
29 */
30CASSERT(BL31_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Dan Handley9df48042015-03-19 18:58:55 +000031
32/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000033#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000034#pragma weak bl31_platform_setup
35#pragma weak bl31_plat_arch_setup
36#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000037
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010038#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
39 BL31_BASE, \
40 BL31_END - BL31_BASE, \
41 MT_MEMORY | MT_RW | MT_SECURE)
Dan Handley9df48042015-03-19 18:58:55 +000042
43/*******************************************************************************
44 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000045 * security state specified. BL33 corresponds to the non-secure image type
46 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000047 * if the image does not exist.
48 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020049struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handley9df48042015-03-19 18:58:55 +000050{
51 entry_point_info_t *next_image_info;
52
53 assert(sec_state_is_valid(type));
54 next_image_info = (type == NON_SECURE)
55 ? &bl33_image_ep_info : &bl32_image_ep_info;
56 /*
57 * None of the images on the ARM development platforms can have 0x0
58 * as the entrypoint
59 */
60 if (next_image_info->pc)
61 return next_image_info;
62 else
63 return NULL;
64}
65
66/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +000067 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +000068 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
69 * in BL2 & S-EL3 in BL1) before they are lost (potentially). This needs to be
70 * done before the MMU is initialized so that the memory layout can be used
71 * while creating page tables. BL2 has flushed this information to memory, so
72 * we are guaranteed to pick up good data.
73 ******************************************************************************/
Soby Mathew7d5a2e72018-01-10 15:59:31 +000074void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
75 uintptr_t hw_config, void *plat_params_from_bl2)
Dan Handley9df48042015-03-19 18:58:55 +000076{
77 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010078 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000079
80#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +000081 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +000082 assert(from_bl2 == NULL);
83 assert(plat_params_from_bl2 == NULL);
84
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010085# ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +000086 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +000087 SET_PARAM_HEAD(&bl32_image_ep_info,
88 PARAM_EP,
89 VERSION_1,
90 0);
91 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
92 bl32_image_ep_info.pc = BL32_BASE;
93 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010094# endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +000095
Juan Castillo7d199412015-12-14 09:35:25 +000096 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +000097 SET_PARAM_HEAD(&bl33_image_ep_info,
98 PARAM_EP,
99 VERSION_1,
100 0);
101 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000102 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000103 * is located and the entry state information
104 */
105 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100106
Dan Handley9df48042015-03-19 18:58:55 +0000107 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
108 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
109
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100110# if ARM_LINUX_KERNEL_AS_BL33
111 /*
112 * According to the file ``Documentation/arm64/booting.txt`` of the
113 * Linux kernel tree, Linux expects the physical address of the device
114 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
115 * must be 0.
116 */
117 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
118 bl33_image_ep_info.args.arg1 = 0U;
119 bl33_image_ep_info.args.arg2 = 0U;
120 bl33_image_ep_info.args.arg3 = 0U;
121# endif
122
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100123#else /* RESET_TO_BL31 */
124
Dan Handley9df48042015-03-19 18:58:55 +0000125 /*
126 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000127 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000128 * In release builds, it's not used.
129 */
130 assert(((unsigned long long)plat_params_from_bl2) ==
131 ARM_BL31_PLAT_PARAM_VAL);
132
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100133 /*
134 * Check params passed from BL2 should not be NULL,
135 */
136 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
137 assert(params_from_bl2 != NULL);
138 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
139 assert(params_from_bl2->h.version >= VERSION_2);
140
141 bl_params_node_t *bl_params = params_from_bl2->head;
142
143 /*
144 * Copy BL33 and BL32 (if present), entry point information.
145 * They are stored in Secure RAM, in BL2's address space.
146 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100147 while (bl_params != NULL) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100148 if (bl_params->image_id == BL32_IMAGE_ID)
149 bl32_image_ep_info = *bl_params->ep_info;
150
151 if (bl_params->image_id == BL33_IMAGE_ID)
152 bl33_image_ep_info = *bl_params->ep_info;
153
154 bl_params = bl_params->next_params_info;
155 }
156
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100157 if (bl33_image_ep_info.pc == 0U)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100158 panic();
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100159#endif /* RESET_TO_BL31 */
Dan Handley9df48042015-03-19 18:58:55 +0000160}
161
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000162void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
163 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000164{
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000165 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000166
167 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000168 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000169 * No need for locks as no other CPU is active.
170 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000171 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100172
Dan Handley9df48042015-03-19 18:58:55 +0000173 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000174 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100175 * Earlier bootloader stages might already do this (e.g. Trusted
176 * Firmware's BL1 does it) but we can't assume so. There is no harm in
177 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000178 * Platform specific PSCI code will enable coherency for other
179 * clusters.
180 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000181 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000182}
183
184/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000185 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000186 ******************************************************************************/
187void arm_bl31_platform_setup(void)
188{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000189 /* Initialize the GIC driver, cpu and distributor interfaces */
190 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000191 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000192
193#if RESET_TO_BL31
194 /*
195 * Do initial security configuration to allow DRAM/device access
196 * (if earlier BL has not already done so).
197 */
198 plat_arm_security_setup();
199
Roberto Vargas550eb082018-01-05 16:00:05 +0000200#if defined(PLAT_ARM_MEM_PROT_ADDR)
201 arm_nor_psci_do_dyn_mem_protect();
202#endif /* PLAT_ARM_MEM_PROT_ADDR */
203
Dan Handley9df48042015-03-19 18:58:55 +0000204#endif /* RESET_TO_BL31 */
205
206 /* Enable and initialize the System level generic timer */
207 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100208 CNTCR_FCREQ(0U) | CNTCR_EN);
Dan Handley9df48042015-03-19 18:58:55 +0000209
210 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100211 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000212
213 /* Initialize power controller before setting up topology */
214 plat_arm_pwrc_setup();
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000215
216#if RAS_EXTENSION
217 ras_init();
218#endif
Dan Handley9df48042015-03-19 18:58:55 +0000219}
220
Soby Mathew2fd66be2015-12-09 11:38:43 +0000221/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000222 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000223 * standard platforms
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100224 * Perform BL31 platform setup
Soby Mathew2fd66be2015-12-09 11:38:43 +0000225 ******************************************************************************/
226void arm_bl31_plat_runtime_setup(void)
227{
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100228#if MULTI_CONSOLE_API
229 console_switch_state(CONSOLE_FLAG_RUNTIME);
230#else
231 console_uninit();
232#endif
233
Soby Mathew2fd66be2015-12-09 11:38:43 +0000234 /* Initialize the runtime console */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100235 arm_console_runtime_init();
Soby Mathew2fd66be2015-12-09 11:38:43 +0000236}
237
Dan Handley9df48042015-03-19 18:58:55 +0000238void bl31_platform_setup(void)
239{
240 arm_bl31_platform_setup();
241}
242
Soby Mathew2fd66be2015-12-09 11:38:43 +0000243void bl31_plat_runtime_setup(void)
244{
245 arm_bl31_plat_runtime_setup();
246}
247
Dan Handley9df48042015-03-19 18:58:55 +0000248/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100249 * Perform the very early platform specific architectural setup shared between
250 * ARM standard platforms. This only does basic initialization. Later
251 * architectural setup (bl31_arch_setup()) does not do anything platform
252 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000253 ******************************************************************************/
254void arm_bl31_plat_arch_setup(void)
255{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100256 const mmap_region_t bl_regions[] = {
257 MAP_BL31_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100258 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100259#if USE_ROMLIB
260 ARM_MAP_ROMLIB_CODE,
261 ARM_MAP_ROMLIB_DATA,
262#endif
Dan Handley9df48042015-03-19 18:58:55 +0000263#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100264 ARM_MAP_BL_COHERENT_RAM,
Dan Handley9df48042015-03-19 18:58:55 +0000265#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100266 {0}
267 };
268
269 arm_setup_page_tables(bl_regions, plat_arm_get_mmap());
270
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100271 enable_mmu_el3(0);
Roberto Vargase3adc372018-05-23 09:27:06 +0100272
273 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000274}
275
276void bl31_plat_arch_setup(void)
277{
278 arm_bl31_plat_arch_setup();
279}