blob: 952cc6b74373748e1329b805f08942c4d5008e3c [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
Marek Vasut4ee7b672019-06-17 18:49:35 +02002 * Copyright (c) 2015-2019, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <lib/mmio.h>
Marek Vasutf3463f52019-06-17 18:52:06 +02009#include "rcar_def.h"
Marek Vasut4ee7b672019-06-17 18:49:35 +020010#include "../pfc_regs.h"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011
Marek Vasutf3463f52019-06-17 18:52:06 +020012#define GPSR0_D15 BIT(15)
13#define GPSR0_D14 BIT(14)
14#define GPSR0_D13 BIT(13)
15#define GPSR0_D12 BIT(12)
16#define GPSR0_D11 BIT(11)
17#define GPSR0_D10 BIT(10)
18#define GPSR0_D9 BIT(9)
19#define GPSR0_D8 BIT(8)
20#define GPSR0_D7 BIT(7)
21#define GPSR0_D6 BIT(6)
22#define GPSR0_D5 BIT(5)
23#define GPSR0_D4 BIT(4)
24#define GPSR0_D3 BIT(3)
25#define GPSR0_D2 BIT(2)
26#define GPSR0_D1 BIT(1)
27#define GPSR0_D0 BIT(0)
28#define GPSR1_EX_WAIT0_A BIT(27)
29#define GPSR1_WE1 BIT(26)
30#define GPSR1_WE0 BIT(25)
31#define GPSR1_RD_WR BIT(24)
32#define GPSR1_RD BIT(23)
33#define GPSR1_BS BIT(22)
34#define GPSR1_CS1_A26 BIT(21)
35#define GPSR1_CS0 BIT(20)
36#define GPSR1_A19 BIT(19)
37#define GPSR1_A18 BIT(18)
38#define GPSR1_A17 BIT(17)
39#define GPSR1_A16 BIT(16)
40#define GPSR1_A15 BIT(15)
41#define GPSR1_A14 BIT(14)
42#define GPSR1_A13 BIT(13)
43#define GPSR1_A12 BIT(12)
44#define GPSR1_A11 BIT(11)
45#define GPSR1_A10 BIT(10)
46#define GPSR1_A9 BIT(9)
47#define GPSR1_A8 BIT(8)
48#define GPSR1_A7 BIT(7)
49#define GPSR1_A6 BIT(6)
50#define GPSR1_A5 BIT(5)
51#define GPSR1_A4 BIT(4)
52#define GPSR1_A3 BIT(3)
53#define GPSR1_A2 BIT(2)
54#define GPSR1_A1 BIT(1)
55#define GPSR1_A0 BIT(0)
56#define GPSR2_AVB_AVTP_CAPTURE_A BIT(14)
57#define GPSR2_AVB_AVTP_MATCH_A BIT(13)
58#define GPSR2_AVB_LINK BIT(12)
59#define GPSR2_AVB_PHY_INT BIT(11)
60#define GPSR2_AVB_MAGIC BIT(10)
61#define GPSR2_AVB_MDC BIT(9)
62#define GPSR2_PWM2_A BIT(8)
63#define GPSR2_PWM1_A BIT(7)
64#define GPSR2_PWM0 BIT(6)
65#define GPSR2_IRQ5 BIT(5)
66#define GPSR2_IRQ4 BIT(4)
67#define GPSR2_IRQ3 BIT(3)
68#define GPSR2_IRQ2 BIT(2)
69#define GPSR2_IRQ1 BIT(1)
70#define GPSR2_IRQ0 BIT(0)
71#define GPSR3_SD1_WP BIT(15)
72#define GPSR3_SD1_CD BIT(14)
73#define GPSR3_SD0_WP BIT(13)
74#define GPSR3_SD0_CD BIT(12)
75#define GPSR3_SD1_DAT3 BIT(11)
76#define GPSR3_SD1_DAT2 BIT(10)
77#define GPSR3_SD1_DAT1 BIT(9)
78#define GPSR3_SD1_DAT0 BIT(8)
79#define GPSR3_SD1_CMD BIT(7)
80#define GPSR3_SD1_CLK BIT(6)
81#define GPSR3_SD0_DAT3 BIT(5)
82#define GPSR3_SD0_DAT2 BIT(4)
83#define GPSR3_SD0_DAT1 BIT(3)
84#define GPSR3_SD0_DAT0 BIT(2)
85#define GPSR3_SD0_CMD BIT(1)
86#define GPSR3_SD0_CLK BIT(0)
87#define GPSR4_SD3_DS BIT(17)
88#define GPSR4_SD3_DAT7 BIT(16)
89#define GPSR4_SD3_DAT6 BIT(15)
90#define GPSR4_SD3_DAT5 BIT(14)
91#define GPSR4_SD3_DAT4 BIT(13)
92#define GPSR4_SD3_DAT3 BIT(12)
93#define GPSR4_SD3_DAT2 BIT(11)
94#define GPSR4_SD3_DAT1 BIT(10)
95#define GPSR4_SD3_DAT0 BIT(9)
96#define GPSR4_SD3_CMD BIT(8)
97#define GPSR4_SD3_CLK BIT(7)
98#define GPSR4_SD2_DS BIT(6)
99#define GPSR4_SD2_DAT3 BIT(5)
100#define GPSR4_SD2_DAT2 BIT(4)
101#define GPSR4_SD2_DAT1 BIT(3)
102#define GPSR4_SD2_DAT0 BIT(2)
103#define GPSR4_SD2_CMD BIT(1)
104#define GPSR4_SD2_CLK BIT(0)
105#define GPSR5_MLB_DAT BIT(25)
106#define GPSR5_MLB_SIG BIT(24)
107#define GPSR5_MLB_CLK BIT(23)
108#define GPSR5_MSIOF0_RXD BIT(22)
109#define GPSR5_MSIOF0_SS2 BIT(21)
110#define GPSR5_MSIOF0_TXD BIT(20)
111#define GPSR5_MSIOF0_SS1 BIT(19)
112#define GPSR5_MSIOF0_SYNC BIT(18)
113#define GPSR5_MSIOF0_SCK BIT(17)
114#define GPSR5_HRTS0 BIT(16)
115#define GPSR5_HCTS0 BIT(15)
116#define GPSR5_HTX0 BIT(14)
117#define GPSR5_HRX0 BIT(13)
118#define GPSR5_HSCK0 BIT(12)
119#define GPSR5_RX2_A BIT(11)
120#define GPSR5_TX2_A BIT(10)
121#define GPSR5_SCK2 BIT(9)
122#define GPSR5_RTS1_TANS BIT(8)
123#define GPSR5_CTS1 BIT(7)
124#define GPSR5_TX1_A BIT(6)
125#define GPSR5_RX1_A BIT(5)
126#define GPSR5_RTS0_TANS BIT(4)
127#define GPSR5_CTS0 BIT(3)
128#define GPSR5_TX0 BIT(2)
129#define GPSR5_RX0 BIT(1)
130#define GPSR5_SCK0 BIT(0)
131#define GPSR6_USB31_OVC BIT(31)
132#define GPSR6_USB31_PWEN BIT(30)
133#define GPSR6_USB30_OVC BIT(29)
134#define GPSR6_USB30_PWEN BIT(28)
135#define GPSR6_USB1_OVC BIT(27)
136#define GPSR6_USB1_PWEN BIT(26)
137#define GPSR6_USB0_OVC BIT(25)
138#define GPSR6_USB0_PWEN BIT(24)
139#define GPSR6_AUDIO_CLKB_B BIT(23)
140#define GPSR6_AUDIO_CLKA_A BIT(22)
141#define GPSR6_SSI_SDATA9_A BIT(21)
142#define GPSR6_SSI_SDATA8 BIT(20)
143#define GPSR6_SSI_SDATA7 BIT(19)
144#define GPSR6_SSI_WS78 BIT(18)
145#define GPSR6_SSI_SCK78 BIT(17)
146#define GPSR6_SSI_SDATA6 BIT(16)
147#define GPSR6_SSI_WS6 BIT(15)
148#define GPSR6_SSI_SCK6 BIT(14)
149#define GPSR6_SSI_SDATA5 BIT(13)
150#define GPSR6_SSI_WS5 BIT(12)
151#define GPSR6_SSI_SCK5 BIT(11)
152#define GPSR6_SSI_SDATA4 BIT(10)
153#define GPSR6_SSI_WS4 BIT(9)
154#define GPSR6_SSI_SCK4 BIT(8)
155#define GPSR6_SSI_SDATA3 BIT(7)
156#define GPSR6_SSI_WS34 BIT(6)
157#define GPSR6_SSI_SCK34 BIT(5)
158#define GPSR6_SSI_SDATA2_A BIT(4)
159#define GPSR6_SSI_SDATA1_A BIT(3)
160#define GPSR6_SSI_SDATA0 BIT(2)
161#define GPSR6_SSI_WS0129 BIT(1)
162#define GPSR6_SSI_SCK0129 BIT(0)
163#define GPSR7_HDMI1_CEC BIT(3)
164#define GPSR7_HDMI0_CEC BIT(2)
165#define GPSR7_AVS2 BIT(1)
166#define GPSR7_AVS1 BIT(0)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200167
Marek Vasut72069ff2019-06-17 18:51:19 +0200168#define IPSR_28_FUNC(x) ((uint32_t)(x) << 28U)
169#define IPSR_24_FUNC(x) ((uint32_t)(x) << 24U)
170#define IPSR_20_FUNC(x) ((uint32_t)(x) << 20U)
171#define IPSR_16_FUNC(x) ((uint32_t)(x) << 16U)
172#define IPSR_12_FUNC(x) ((uint32_t)(x) << 12U)
173#define IPSR_8_FUNC(x) ((uint32_t)(x) << 8U)
174#define IPSR_4_FUNC(x) ((uint32_t)(x) << 4U)
175#define IPSR_0_FUNC(x) ((uint32_t)(x) << 0U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200176
Marek Vasutf3463f52019-06-17 18:52:06 +0200177#define POC_SD3_DS_33V BIT(29)
178#define POC_SD3_DAT7_33V BIT(28)
179#define POC_SD3_DAT6_33V BIT(27)
180#define POC_SD3_DAT5_33V BIT(26)
181#define POC_SD3_DAT4_33V BIT(25)
182#define POC_SD3_DAT3_33V BIT(24)
183#define POC_SD3_DAT2_33V BIT(23)
184#define POC_SD3_DAT1_33V BIT(22)
185#define POC_SD3_DAT0_33V BIT(21)
186#define POC_SD3_CMD_33V BIT(20)
187#define POC_SD3_CLK_33V BIT(19)
188#define POC_SD2_DS_33V BIT(18)
189#define POC_SD2_DAT3_33V BIT(17)
190#define POC_SD2_DAT2_33V BIT(16)
191#define POC_SD2_DAT1_33V BIT(15)
192#define POC_SD2_DAT0_33V BIT(14)
193#define POC_SD2_CMD_33V BIT(13)
194#define POC_SD2_CLK_33V BIT(12)
195#define POC_SD1_DAT3_33V BIT(11)
196#define POC_SD1_DAT2_33V BIT(10)
197#define POC_SD1_DAT1_33V BIT(9)
198#define POC_SD1_DAT0_33V BIT(8)
199#define POC_SD1_CMD_33V BIT(7)
200#define POC_SD1_CLK_33V BIT(6)
201#define POC_SD0_DAT3_33V BIT(5)
202#define POC_SD0_DAT2_33V BIT(4)
203#define POC_SD0_DAT1_33V BIT(3)
204#define POC_SD0_DAT0_33V BIT(2)
205#define POC_SD0_CMD_33V BIT(1)
206#define POC_SD0_CLK_33V BIT(0)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200207
Marek Vasut72069ff2019-06-17 18:51:19 +0200208#define DRVCTRL0_MASK (0xCCCCCCCCU)
209#define DRVCTRL1_MASK (0xCCCCCCC8U)
210#define DRVCTRL2_MASK (0x88888888U)
211#define DRVCTRL3_MASK (0x88888888U)
212#define DRVCTRL4_MASK (0x88888888U)
213#define DRVCTRL5_MASK (0x88888888U)
214#define DRVCTRL6_MASK (0x88888888U)
215#define DRVCTRL7_MASK (0x88888888U)
216#define DRVCTRL8_MASK (0x88888888U)
217#define DRVCTRL9_MASK (0x88888888U)
218#define DRVCTRL10_MASK (0x88888888U)
219#define DRVCTRL11_MASK (0x888888CCU)
220#define DRVCTRL12_MASK (0xCCCFFFCFU)
221#define DRVCTRL13_MASK (0xCC888888U)
222#define DRVCTRL14_MASK (0x88888888U)
223#define DRVCTRL15_MASK (0x88888888U)
224#define DRVCTRL16_MASK (0x88888888U)
225#define DRVCTRL17_MASK (0x88888888U)
226#define DRVCTRL18_MASK (0x88888888U)
227#define DRVCTRL19_MASK (0x88888888U)
228#define DRVCTRL20_MASK (0x88888888U)
229#define DRVCTRL21_MASK (0x88888888U)
230#define DRVCTRL22_MASK (0x88888888U)
231#define DRVCTRL23_MASK (0x88888888U)
232#define DRVCTRL24_MASK (0x8888888FU)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200233
Marek Vasut72069ff2019-06-17 18:51:19 +0200234#define DRVCTRL0_QSPI0_SPCLK(x) ((uint32_t)(x) << 28U)
235#define DRVCTRL0_QSPI0_MOSI_IO0(x) ((uint32_t)(x) << 24U)
236#define DRVCTRL0_QSPI0_MISO_IO1(x) ((uint32_t)(x) << 20U)
237#define DRVCTRL0_QSPI0_IO2(x) ((uint32_t)(x) << 16U)
238#define DRVCTRL0_QSPI0_IO3(x) ((uint32_t)(x) << 12U)
239#define DRVCTRL0_QSPI0_SSL(x) ((uint32_t)(x) << 8U)
240#define DRVCTRL0_QSPI1_SPCLK(x) ((uint32_t)(x) << 4U)
241#define DRVCTRL0_QSPI1_MOSI_IO0(x) ((uint32_t)(x) << 0U)
242#define DRVCTRL1_QSPI1_MISO_IO1(x) ((uint32_t)(x) << 28U)
243#define DRVCTRL1_QSPI1_IO2(x) ((uint32_t)(x) << 24U)
244#define DRVCTRL1_QSPI1_IO3(x) ((uint32_t)(x) << 20U)
245#define DRVCTRL1_QSPI1_SS(x) ((uint32_t)(x) << 16U)
246#define DRVCTRL1_RPC_INT(x) ((uint32_t)(x) << 12U)
247#define DRVCTRL1_RPC_WP(x) ((uint32_t)(x) << 8U)
248#define DRVCTRL1_RPC_RESET(x) ((uint32_t)(x) << 4U)
249#define DRVCTRL1_AVB_RX_CTL(x) ((uint32_t)(x) << 0U)
250#define DRVCTRL2_AVB_RXC(x) ((uint32_t)(x) << 28U)
251#define DRVCTRL2_AVB_RD0(x) ((uint32_t)(x) << 24U)
252#define DRVCTRL2_AVB_RD1(x) ((uint32_t)(x) << 20U)
253#define DRVCTRL2_AVB_RD2(x) ((uint32_t)(x) << 16U)
254#define DRVCTRL2_AVB_RD3(x) ((uint32_t)(x) << 12U)
255#define DRVCTRL2_AVB_TX_CTL(x) ((uint32_t)(x) << 8U)
256#define DRVCTRL2_AVB_TXC(x) ((uint32_t)(x) << 4U)
257#define DRVCTRL2_AVB_TD0(x) ((uint32_t)(x) << 0U)
258#define DRVCTRL3_AVB_TD1(x) ((uint32_t)(x) << 28U)
259#define DRVCTRL3_AVB_TD2(x) ((uint32_t)(x) << 24U)
260#define DRVCTRL3_AVB_TD3(x) ((uint32_t)(x) << 20U)
261#define DRVCTRL3_AVB_TXCREFCLK(x) ((uint32_t)(x) << 16U)
262#define DRVCTRL3_AVB_MDIO(x) ((uint32_t)(x) << 12U)
263#define DRVCTRL3_AVB_MDC(x) ((uint32_t)(x) << 8U)
264#define DRVCTRL3_AVB_MAGIC(x) ((uint32_t)(x) << 4U)
265#define DRVCTRL3_AVB_PHY_INT(x) ((uint32_t)(x) << 0U)
266#define DRVCTRL4_AVB_LINK(x) ((uint32_t)(x) << 28U)
267#define DRVCTRL4_AVB_AVTP_MATCH(x) ((uint32_t)(x) << 24U)
268#define DRVCTRL4_AVB_AVTP_CAPTURE(x) ((uint32_t)(x) << 20U)
269#define DRVCTRL4_IRQ0(x) ((uint32_t)(x) << 16U)
270#define DRVCTRL4_IRQ1(x) ((uint32_t)(x) << 12U)
271#define DRVCTRL4_IRQ2(x) ((uint32_t)(x) << 8U)
272#define DRVCTRL4_IRQ3(x) ((uint32_t)(x) << 4U)
273#define DRVCTRL4_IRQ4(x) ((uint32_t)(x) << 0U)
274#define DRVCTRL5_IRQ5(x) ((uint32_t)(x) << 28U)
275#define DRVCTRL5_PWM0(x) ((uint32_t)(x) << 24U)
276#define DRVCTRL5_PWM1(x) ((uint32_t)(x) << 20U)
277#define DRVCTRL5_PWM2(x) ((uint32_t)(x) << 16U)
278#define DRVCTRL5_A0(x) ((uint32_t)(x) << 12U)
279#define DRVCTRL5_A1(x) ((uint32_t)(x) << 8U)
280#define DRVCTRL5_A2(x) ((uint32_t)(x) << 4U)
281#define DRVCTRL5_A3(x) ((uint32_t)(x) << 0U)
282#define DRVCTRL6_A4(x) ((uint32_t)(x) << 28U)
283#define DRVCTRL6_A5(x) ((uint32_t)(x) << 24U)
284#define DRVCTRL6_A6(x) ((uint32_t)(x) << 20U)
285#define DRVCTRL6_A7(x) ((uint32_t)(x) << 16U)
286#define DRVCTRL6_A8(x) ((uint32_t)(x) << 12U)
287#define DRVCTRL6_A9(x) ((uint32_t)(x) << 8U)
288#define DRVCTRL6_A10(x) ((uint32_t)(x) << 4U)
289#define DRVCTRL6_A11(x) ((uint32_t)(x) << 0U)
290#define DRVCTRL7_A12(x) ((uint32_t)(x) << 28U)
291#define DRVCTRL7_A13(x) ((uint32_t)(x) << 24U)
292#define DRVCTRL7_A14(x) ((uint32_t)(x) << 20U)
293#define DRVCTRL7_A15(x) ((uint32_t)(x) << 16U)
294#define DRVCTRL7_A16(x) ((uint32_t)(x) << 12U)
295#define DRVCTRL7_A17(x) ((uint32_t)(x) << 8U)
296#define DRVCTRL7_A18(x) ((uint32_t)(x) << 4U)
297#define DRVCTRL7_A19(x) ((uint32_t)(x) << 0U)
298#define DRVCTRL8_CLKOUT(x) ((uint32_t)(x) << 28U)
299#define DRVCTRL8_CS0(x) ((uint32_t)(x) << 24U)
300#define DRVCTRL8_CS1_A2(x) ((uint32_t)(x) << 20U)
301#define DRVCTRL8_BS(x) ((uint32_t)(x) << 16U)
302#define DRVCTRL8_RD(x) ((uint32_t)(x) << 12U)
303#define DRVCTRL8_RD_W(x) ((uint32_t)(x) << 8U)
304#define DRVCTRL8_WE0(x) ((uint32_t)(x) << 4U)
305#define DRVCTRL8_WE1(x) ((uint32_t)(x) << 0U)
306#define DRVCTRL9_EX_WAIT0(x) ((uint32_t)(x) << 28U)
307#define DRVCTRL9_PRESETOU(x) ((uint32_t)(x) << 24U)
308#define DRVCTRL9_D0(x) ((uint32_t)(x) << 20U)
309#define DRVCTRL9_D1(x) ((uint32_t)(x) << 16U)
310#define DRVCTRL9_D2(x) ((uint32_t)(x) << 12U)
311#define DRVCTRL9_D3(x) ((uint32_t)(x) << 8U)
312#define DRVCTRL9_D4(x) ((uint32_t)(x) << 4U)
313#define DRVCTRL9_D5(x) ((uint32_t)(x) << 0U)
314#define DRVCTRL10_D6(x) ((uint32_t)(x) << 28U)
315#define DRVCTRL10_D7(x) ((uint32_t)(x) << 24U)
316#define DRVCTRL10_D8(x) ((uint32_t)(x) << 20U)
317#define DRVCTRL10_D9(x) ((uint32_t)(x) << 16U)
318#define DRVCTRL10_D10(x) ((uint32_t)(x) << 12U)
319#define DRVCTRL10_D11(x) ((uint32_t)(x) << 8U)
320#define DRVCTRL10_D12(x) ((uint32_t)(x) << 4U)
321#define DRVCTRL10_D13(x) ((uint32_t)(x) << 0U)
322#define DRVCTRL11_D14(x) ((uint32_t)(x) << 28U)
323#define DRVCTRL11_D15(x) ((uint32_t)(x) << 24U)
324#define DRVCTRL11_AVS1(x) ((uint32_t)(x) << 20U)
325#define DRVCTRL11_AVS2(x) ((uint32_t)(x) << 16U)
326#define DRVCTRL11_HDMI0_CEC(x) ((uint32_t)(x) << 12U)
327#define DRVCTRL11_HDMI1_CEC(x) ((uint32_t)(x) << 8U)
328#define DRVCTRL11_DU_DOTCLKIN0(x) ((uint32_t)(x) << 4U)
329#define DRVCTRL11_DU_DOTCLKIN1(x) ((uint32_t)(x) << 0U)
330#define DRVCTRL12_DU_DOTCLKIN2(x) ((uint32_t)(x) << 28U)
331#define DRVCTRL12_DU_DOTCLKIN3(x) ((uint32_t)(x) << 24U)
332#define DRVCTRL12_DU_FSCLKST(x) ((uint32_t)(x) << 20U)
333#define DRVCTRL12_DU_TMS(x) ((uint32_t)(x) << 4U)
334#define DRVCTRL13_TDO(x) ((uint32_t)(x) << 28U)
335#define DRVCTRL13_ASEBRK(x) ((uint32_t)(x) << 24U)
336#define DRVCTRL13_SD0_CLK(x) ((uint32_t)(x) << 20U)
337#define DRVCTRL13_SD0_CMD(x) ((uint32_t)(x) << 16U)
338#define DRVCTRL13_SD0_DAT0(x) ((uint32_t)(x) << 12U)
339#define DRVCTRL13_SD0_DAT1(x) ((uint32_t)(x) << 8U)
340#define DRVCTRL13_SD0_DAT2(x) ((uint32_t)(x) << 4U)
341#define DRVCTRL13_SD0_DAT3(x) ((uint32_t)(x) << 0U)
342#define DRVCTRL14_SD1_CLK(x) ((uint32_t)(x) << 28U)
343#define DRVCTRL14_SD1_CMD(x) ((uint32_t)(x) << 24U)
344#define DRVCTRL14_SD1_DAT0(x) ((uint32_t)(x) << 20U)
345#define DRVCTRL14_SD1_DAT1(x) ((uint32_t)(x) << 16U)
346#define DRVCTRL14_SD1_DAT2(x) ((uint32_t)(x) << 12U)
347#define DRVCTRL14_SD1_DAT3(x) ((uint32_t)(x) << 8U)
348#define DRVCTRL14_SD2_CLK(x) ((uint32_t)(x) << 4U)
349#define DRVCTRL14_SD2_CMD(x) ((uint32_t)(x) << 0U)
350#define DRVCTRL15_SD2_DAT0(x) ((uint32_t)(x) << 28U)
351#define DRVCTRL15_SD2_DAT1(x) ((uint32_t)(x) << 24U)
352#define DRVCTRL15_SD2_DAT2(x) ((uint32_t)(x) << 20U)
353#define DRVCTRL15_SD2_DAT3(x) ((uint32_t)(x) << 16U)
354#define DRVCTRL15_SD2_DS(x) ((uint32_t)(x) << 12U)
355#define DRVCTRL15_SD3_CLK(x) ((uint32_t)(x) << 8U)
356#define DRVCTRL15_SD3_CMD(x) ((uint32_t)(x) << 4U)
357#define DRVCTRL15_SD3_DAT0(x) ((uint32_t)(x) << 0U)
358#define DRVCTRL16_SD3_DAT1(x) ((uint32_t)(x) << 28U)
359#define DRVCTRL16_SD3_DAT2(x) ((uint32_t)(x) << 24U)
360#define DRVCTRL16_SD3_DAT3(x) ((uint32_t)(x) << 20U)
361#define DRVCTRL16_SD3_DAT4(x) ((uint32_t)(x) << 16U)
362#define DRVCTRL16_SD3_DAT5(x) ((uint32_t)(x) << 12U)
363#define DRVCTRL16_SD3_DAT6(x) ((uint32_t)(x) << 8U)
364#define DRVCTRL16_SD3_DAT7(x) ((uint32_t)(x) << 4U)
365#define DRVCTRL16_SD3_DS(x) ((uint32_t)(x) << 0U)
366#define DRVCTRL17_SD0_CD(x) ((uint32_t)(x) << 28U)
367#define DRVCTRL17_SD0_WP(x) ((uint32_t)(x) << 24U)
368#define DRVCTRL17_SD1_CD(x) ((uint32_t)(x) << 20U)
369#define DRVCTRL17_SD1_WP(x) ((uint32_t)(x) << 16U)
370#define DRVCTRL17_SCK0(x) ((uint32_t)(x) << 12U)
371#define DRVCTRL17_RX0(x) ((uint32_t)(x) << 8U)
372#define DRVCTRL17_TX0(x) ((uint32_t)(x) << 4U)
373#define DRVCTRL17_CTS0(x) ((uint32_t)(x) << 0U)
374#define DRVCTRL18_RTS0_TANS(x) ((uint32_t)(x) << 28U)
375#define DRVCTRL18_RX1(x) ((uint32_t)(x) << 24U)
376#define DRVCTRL18_TX1(x) ((uint32_t)(x) << 20U)
377#define DRVCTRL18_CTS1(x) ((uint32_t)(x) << 16U)
378#define DRVCTRL18_RTS1_TANS(x) ((uint32_t)(x) << 12U)
379#define DRVCTRL18_SCK2(x) ((uint32_t)(x) << 8U)
380#define DRVCTRL18_TX2(x) ((uint32_t)(x) << 4U)
381#define DRVCTRL18_RX2(x) ((uint32_t)(x) << 0U)
382#define DRVCTRL19_HSCK0(x) ((uint32_t)(x) << 28U)
383#define DRVCTRL19_HRX0(x) ((uint32_t)(x) << 24U)
384#define DRVCTRL19_HTX0(x) ((uint32_t)(x) << 20U)
385#define DRVCTRL19_HCTS0(x) ((uint32_t)(x) << 16U)
386#define DRVCTRL19_HRTS0(x) ((uint32_t)(x) << 12U)
387#define DRVCTRL19_MSIOF0_SCK(x) ((uint32_t)(x) << 8U)
388#define DRVCTRL19_MSIOF0_SYNC(x) ((uint32_t)(x) << 4U)
389#define DRVCTRL19_MSIOF0_SS1(x) ((uint32_t)(x) << 0U)
390#define DRVCTRL20_MSIOF0_TXD(x) ((uint32_t)(x) << 28U)
391#define DRVCTRL20_MSIOF0_SS2(x) ((uint32_t)(x) << 24U)
392#define DRVCTRL20_MSIOF0_RXD(x) ((uint32_t)(x) << 20U)
393#define DRVCTRL20_MLB_CLK(x) ((uint32_t)(x) << 16U)
394#define DRVCTRL20_MLB_SIG(x) ((uint32_t)(x) << 12U)
395#define DRVCTRL20_MLB_DAT(x) ((uint32_t)(x) << 8U)
396#define DRVCTRL20_MLB_REF(x) ((uint32_t)(x) << 4U)
397#define DRVCTRL20_SSI_SCK0129(x) ((uint32_t)(x) << 0U)
398#define DRVCTRL21_SSI_WS0129(x) ((uint32_t)(x) << 28U)
399#define DRVCTRL21_SSI_SDATA0(x) ((uint32_t)(x) << 24U)
400#define DRVCTRL21_SSI_SDATA1(x) ((uint32_t)(x) << 20U)
401#define DRVCTRL21_SSI_SDATA2(x) ((uint32_t)(x) << 16U)
402#define DRVCTRL21_SSI_SCK34(x) ((uint32_t)(x) << 12U)
403#define DRVCTRL21_SSI_WS34(x) ((uint32_t)(x) << 8U)
404#define DRVCTRL21_SSI_SDATA3(x) ((uint32_t)(x) << 4U)
405#define DRVCTRL21_SSI_SCK4(x) ((uint32_t)(x) << 0U)
406#define DRVCTRL22_SSI_WS4(x) ((uint32_t)(x) << 28U)
407#define DRVCTRL22_SSI_SDATA4(x) ((uint32_t)(x) << 24U)
408#define DRVCTRL22_SSI_SCK5(x) ((uint32_t)(x) << 20U)
409#define DRVCTRL22_SSI_WS5(x) ((uint32_t)(x) << 16U)
410#define DRVCTRL22_SSI_SDATA5(x) ((uint32_t)(x) << 12U)
411#define DRVCTRL22_SSI_SCK6(x) ((uint32_t)(x) << 8U)
412#define DRVCTRL22_SSI_WS6(x) ((uint32_t)(x) << 4U)
413#define DRVCTRL22_SSI_SDATA6(x) ((uint32_t)(x) << 0U)
414#define DRVCTRL23_SSI_SCK78(x) ((uint32_t)(x) << 28U)
415#define DRVCTRL23_SSI_WS78(x) ((uint32_t)(x) << 24U)
416#define DRVCTRL23_SSI_SDATA7(x) ((uint32_t)(x) << 20U)
417#define DRVCTRL23_SSI_SDATA8(x) ((uint32_t)(x) << 16U)
418#define DRVCTRL23_SSI_SDATA9(x) ((uint32_t)(x) << 12U)
419#define DRVCTRL23_AUDIO_CLKA(x) ((uint32_t)(x) << 8U)
420#define DRVCTRL23_AUDIO_CLKB(x) ((uint32_t)(x) << 4U)
421#define DRVCTRL23_USB0_PWEN(x) ((uint32_t)(x) << 0U)
422#define DRVCTRL24_USB0_OVC(x) ((uint32_t)(x) << 28U)
423#define DRVCTRL24_USB1_PWEN(x) ((uint32_t)(x) << 24U)
424#define DRVCTRL24_USB1_OVC(x) ((uint32_t)(x) << 20U)
425#define DRVCTRL24_USB30_PWEN(x) ((uint32_t)(x) << 16U)
426#define DRVCTRL24_USB30_OVC(x) ((uint32_t)(x) << 12U)
427#define DRVCTRL24_USB31_PWEN(x) ((uint32_t)(x) << 8U)
428#define DRVCTRL24_USB31_OVC(x) ((uint32_t)(x) << 4U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200429
Marek Vasut72069ff2019-06-17 18:51:19 +0200430#define MOD_SEL0_MSIOF3_A ((uint32_t)0U << 29U)
431#define MOD_SEL0_MSIOF3_B ((uint32_t)1U << 29U)
432#define MOD_SEL0_MSIOF3_C ((uint32_t)2U << 29U)
433#define MOD_SEL0_MSIOF3_D ((uint32_t)3U << 29U)
434#define MOD_SEL0_MSIOF2_A ((uint32_t)0U << 27U)
435#define MOD_SEL0_MSIOF2_B ((uint32_t)1U << 27U)
436#define MOD_SEL0_MSIOF2_C ((uint32_t)2U << 27U)
437#define MOD_SEL0_MSIOF2_D ((uint32_t)3U << 27U)
438#define MOD_SEL0_MSIOF1_A ((uint32_t)0U << 24U)
439#define MOD_SEL0_MSIOF1_B ((uint32_t)1U << 24U)
440#define MOD_SEL0_MSIOF1_C ((uint32_t)2U << 24U)
441#define MOD_SEL0_MSIOF1_D ((uint32_t)3U << 24U)
442#define MOD_SEL0_MSIOF1_E ((uint32_t)4U << 24U)
443#define MOD_SEL0_MSIOF1_F ((uint32_t)5U << 24U)
444#define MOD_SEL0_MSIOF1_G ((uint32_t)6U << 24U)
445#define MOD_SEL0_LBSC_A ((uint32_t)0U << 23U)
446#define MOD_SEL0_LBSC_B ((uint32_t)1U << 23U)
447#define MOD_SEL0_IEBUS_A ((uint32_t)0U << 22U)
448#define MOD_SEL0_IEBUS_B ((uint32_t)1U << 22U)
449#define MOD_SEL0_I2C6_A ((uint32_t)0U << 20U)
450#define MOD_SEL0_I2C6_B ((uint32_t)1U << 20U)
451#define MOD_SEL0_I2C6_C ((uint32_t)2U << 20U)
452#define MOD_SEL0_I2C2_A ((uint32_t)0U << 19U)
453#define MOD_SEL0_I2C2_B ((uint32_t)1U << 19U)
454#define MOD_SEL0_I2C1_A ((uint32_t)0U << 18U)
455#define MOD_SEL0_I2C1_B ((uint32_t)1U << 18U)
456#define MOD_SEL0_HSCIF4_A ((uint32_t)0U << 17U)
457#define MOD_SEL0_HSCIF4_B ((uint32_t)1U << 17U)
458#define MOD_SEL0_HSCIF3_A ((uint32_t)0U << 15U)
459#define MOD_SEL0_HSCIF3_B ((uint32_t)1U << 15U)
460#define MOD_SEL0_HSCIF3_C ((uint32_t)2U << 15U)
461#define MOD_SEL0_HSCIF3_D ((uint32_t)3U << 15U)
462#define MOD_SEL0_HSCIF2_A ((uint32_t)0U << 14U)
463#define MOD_SEL0_HSCIF2_B ((uint32_t)1U << 14U)
464#define MOD_SEL0_HSCIF1_A ((uint32_t)0U << 13U)
465#define MOD_SEL0_HSCIF1_B ((uint32_t)1U << 13U)
466#define MOD_SEL0_FSO_A ((uint32_t)0U << 12U)
467#define MOD_SEL0_FSO_B ((uint32_t)1U << 12U)
468#define MOD_SEL0_FM_A ((uint32_t)0U << 11U)
469#define MOD_SEL0_FM_B ((uint32_t)1U << 11U)
470#define MOD_SEL0_ETHERAVB_A ((uint32_t)0U << 10U)
471#define MOD_SEL0_ETHERAVB_B ((uint32_t)1U << 10U)
472#define MOD_SEL0_DRIF3_A ((uint32_t)0U << 9U)
473#define MOD_SEL0_DRIF3_B ((uint32_t)1U << 9U)
474#define MOD_SEL0_DRIF2_A ((uint32_t)0U << 8U)
475#define MOD_SEL0_DRIF2_B ((uint32_t)1U << 8U)
476#define MOD_SEL0_DRIF1_A ((uint32_t)0U << 6U)
477#define MOD_SEL0_DRIF1_B ((uint32_t)1U << 6U)
478#define MOD_SEL0_DRIF1_C ((uint32_t)2U << 6U)
479#define MOD_SEL0_DRIF0_A ((uint32_t)0U << 4U)
480#define MOD_SEL0_DRIF0_B ((uint32_t)1U << 4U)
481#define MOD_SEL0_DRIF0_C ((uint32_t)2U << 4U)
482#define MOD_SEL0_CANFD0_A ((uint32_t)0U << 3U)
483#define MOD_SEL0_CANFD0_B ((uint32_t)1U << 3U)
484#define MOD_SEL0_ADG_A ((uint32_t)0U << 1U)
485#define MOD_SEL0_ADG_B ((uint32_t)1U << 1U)
486#define MOD_SEL0_ADG_C ((uint32_t)2U << 1U)
487#define MOD_SEL0_ADG_D ((uint32_t)3U << 1U)
488#define MOD_SEL0_5LINE_A ((uint32_t)0U << 0U)
489#define MOD_SEL0_5LINE_B ((uint32_t)1U << 0U)
490#define MOD_SEL1_TSIF1_A ((uint32_t)0U << 30U)
491#define MOD_SEL1_TSIF1_B ((uint32_t)1U << 30U)
492#define MOD_SEL1_TSIF1_C ((uint32_t)2U << 30U)
493#define MOD_SEL1_TSIF1_D ((uint32_t)3U << 30U)
494#define MOD_SEL1_TSIF0_A ((uint32_t)0U << 27U)
495#define MOD_SEL1_TSIF0_B ((uint32_t)1U << 27U)
496#define MOD_SEL1_TSIF0_C ((uint32_t)2U << 27U)
497#define MOD_SEL1_TSIF0_D ((uint32_t)3U << 27U)
498#define MOD_SEL1_TSIF0_E ((uint32_t)4U << 27U)
499#define MOD_SEL1_TIMER_TMU_A ((uint32_t)0U << 26U)
500#define MOD_SEL1_TIMER_TMU_B ((uint32_t)1U << 26U)
501#define MOD_SEL1_SSP1_1_A ((uint32_t)0U << 24U)
502#define MOD_SEL1_SSP1_1_B ((uint32_t)1U << 24U)
503#define MOD_SEL1_SSP1_1_C ((uint32_t)2U << 24U)
504#define MOD_SEL1_SSP1_1_D ((uint32_t)3U << 24U)
505#define MOD_SEL1_SSP1_0_A ((uint32_t)0U << 21U)
506#define MOD_SEL1_SSP1_0_B ((uint32_t)1U << 21U)
507#define MOD_SEL1_SSP1_0_C ((uint32_t)2U << 21U)
508#define MOD_SEL1_SSP1_0_D ((uint32_t)3U << 21U)
509#define MOD_SEL1_SSP1_0_E ((uint32_t)4U << 21U)
510#define MOD_SEL1_SSI_A ((uint32_t)0U << 20U)
511#define MOD_SEL1_SSI_B ((uint32_t)1U << 20U)
512#define MOD_SEL1_SPEED_PULSE_IF_A ((uint32_t)0U << 19U)
513#define MOD_SEL1_SPEED_PULSE_IF_B ((uint32_t)1U << 19U)
514#define MOD_SEL1_SIMCARD_A ((uint32_t)0U << 17U)
515#define MOD_SEL1_SIMCARD_B ((uint32_t)1U << 17U)
516#define MOD_SEL1_SIMCARD_C ((uint32_t)2U << 17U)
517#define MOD_SEL1_SIMCARD_D ((uint32_t)3U << 17U)
518#define MOD_SEL1_SDHI2_A ((uint32_t)0U << 16U)
519#define MOD_SEL1_SDHI2_B ((uint32_t)1U << 16U)
520#define MOD_SEL1_SCIF4_A ((uint32_t)0U << 14U)
521#define MOD_SEL1_SCIF4_B ((uint32_t)1U << 14U)
522#define MOD_SEL1_SCIF4_C ((uint32_t)2U << 14U)
523#define MOD_SEL1_SCIF3_A ((uint32_t)0U << 13U)
524#define MOD_SEL1_SCIF3_B ((uint32_t)1U << 13U)
525#define MOD_SEL1_SCIF2_A ((uint32_t)0U << 12U)
526#define MOD_SEL1_SCIF2_B ((uint32_t)1U << 12U)
527#define MOD_SEL1_SCIF1_A ((uint32_t)0U << 11U)
528#define MOD_SEL1_SCIF1_B ((uint32_t)1U << 11U)
529#define MOD_SEL1_SCIF_A ((uint32_t)0U << 10U)
530#define MOD_SEL1_SCIF_B ((uint32_t)1U << 10U)
531#define MOD_SEL1_REMOCON_A ((uint32_t)0U << 9U)
532#define MOD_SEL1_REMOCON_B ((uint32_t)1U << 9U)
533#define MOD_SEL1_RCAN0_A ((uint32_t)0U << 6U)
534#define MOD_SEL1_RCAN0_B ((uint32_t)1U << 6U)
535#define MOD_SEL1_PWM6_A ((uint32_t)0U << 5U)
536#define MOD_SEL1_PWM6_B ((uint32_t)1U << 5U)
537#define MOD_SEL1_PWM5_A ((uint32_t)0U << 4U)
538#define MOD_SEL1_PWM5_B ((uint32_t)1U << 4U)
539#define MOD_SEL1_PWM4_A ((uint32_t)0U << 3U)
540#define MOD_SEL1_PWM4_B ((uint32_t)1U << 3U)
541#define MOD_SEL1_PWM3_A ((uint32_t)0U << 2U)
542#define MOD_SEL1_PWM3_B ((uint32_t)1U << 2U)
543#define MOD_SEL1_PWM2_A ((uint32_t)0U << 1U)
544#define MOD_SEL1_PWM2_B ((uint32_t)1U << 1U)
545#define MOD_SEL1_PWM1_A ((uint32_t)0U << 0U)
546#define MOD_SEL1_PWM1_B ((uint32_t)1U << 0U)
547#define MOD_SEL2_I2C_5_A ((uint32_t)0U << 31U)
548#define MOD_SEL2_I2C_5_B ((uint32_t)1U << 31U)
549#define MOD_SEL2_I2C_3_A ((uint32_t)0U << 30U)
550#define MOD_SEL2_I2C_3_B ((uint32_t)1U << 30U)
551#define MOD_SEL2_I2C_0_A ((uint32_t)0U << 29U)
552#define MOD_SEL2_I2C_0_B ((uint32_t)1U << 29U)
553#define MOD_SEL2_VIN4_A ((uint32_t)0U << 0U)
554#define MOD_SEL2_VIN4_B ((uint32_t)1U << 0U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200555
556static void pfc_reg_write(uint32_t addr, uint32_t data);
557
558static void pfc_reg_write(uint32_t addr, uint32_t data)
559{
560 mmio_write_32(PFC_PMMR, ~data);
Marek Vasut72069ff2019-06-17 18:51:19 +0200561 mmio_write_32((uintptr_t)addr, data);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200562}
563
564void pfc_init_h3_v1(void)
565{
566 uint32_t reg;
567
568 /* initialize module select */
569 pfc_reg_write(PFC_MOD_SEL0, MOD_SEL0_MSIOF3_A
570 | MOD_SEL0_MSIOF2_A
571 | MOD_SEL0_MSIOF1_A
572 | MOD_SEL0_LBSC_A
573 | MOD_SEL0_IEBUS_A
574 | MOD_SEL0_I2C6_A
575 | MOD_SEL0_I2C2_A
576 | MOD_SEL0_I2C1_A
577 | MOD_SEL0_HSCIF4_A
578 | MOD_SEL0_HSCIF3_A
579 | MOD_SEL0_HSCIF2_A
580 | MOD_SEL0_HSCIF1_A
581 | MOD_SEL0_FM_A
582 | MOD_SEL0_ETHERAVB_A
583 | MOD_SEL0_DRIF3_A
584 | MOD_SEL0_DRIF2_A
585 | MOD_SEL0_DRIF1_A
586 | MOD_SEL0_DRIF0_A
Marek Vasutbda11cb2018-12-12 17:40:10 +0100587 | MOD_SEL0_CANFD0_A
588 | MOD_SEL0_ADG_A
589 | MOD_SEL0_5LINE_A);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200590 pfc_reg_write(PFC_MOD_SEL1, MOD_SEL1_TSIF1_A
591 | MOD_SEL1_TSIF0_A
592 | MOD_SEL1_TIMER_TMU_A
593 | MOD_SEL1_SSP1_1_A
594 | MOD_SEL1_SSP1_0_A
595 | MOD_SEL1_SSI_A
596 | MOD_SEL1_SPEED_PULSE_IF_A
597 | MOD_SEL1_SIMCARD_A
598 | MOD_SEL1_SDHI2_A
599 | MOD_SEL1_SCIF4_A
600 | MOD_SEL1_SCIF3_A
601 | MOD_SEL1_SCIF2_A
602 | MOD_SEL1_SCIF1_A
603 | MOD_SEL1_SCIF_A
604 | MOD_SEL1_REMOCON_A
605 | MOD_SEL1_RCAN0_A
606 | MOD_SEL1_PWM6_A
607 | MOD_SEL1_PWM5_A
608 | MOD_SEL1_PWM4_A
Marek Vasutbda11cb2018-12-12 17:40:10 +0100609 | MOD_SEL1_PWM3_A
610 | MOD_SEL1_PWM2_A
611 | MOD_SEL1_PWM1_A);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200612 pfc_reg_write(PFC_MOD_SEL2, MOD_SEL2_I2C_5_A
Marek Vasutbda11cb2018-12-12 17:40:10 +0100613 | MOD_SEL2_I2C_3_A
614 | MOD_SEL2_I2C_0_A
615 | MOD_SEL2_VIN4_A);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200616
617 /* initialize peripheral function select */
618 pfc_reg_write(PFC_IPSR0, IPSR_28_FUNC(0)
619 | IPSR_24_FUNC(0)
620 | IPSR_20_FUNC(0)
621 | IPSR_16_FUNC(0)
622 | IPSR_12_FUNC(0)
623 | IPSR_8_FUNC(0)
624 | IPSR_4_FUNC(0)
625 | IPSR_0_FUNC(0));
626 pfc_reg_write(PFC_IPSR1, IPSR_28_FUNC(6)
627 | IPSR_24_FUNC(0)
628 | IPSR_20_FUNC(0)
629 | IPSR_16_FUNC(0)
630 | IPSR_12_FUNC(3)
631 | IPSR_8_FUNC(3)
632 | IPSR_4_FUNC(3)
633 | IPSR_0_FUNC(3));
634 pfc_reg_write(PFC_IPSR2, IPSR_28_FUNC(0)
635 | IPSR_24_FUNC(6)
636 | IPSR_20_FUNC(6)
637 | IPSR_16_FUNC(6)
638 | IPSR_12_FUNC(6)
639 | IPSR_8_FUNC(6)
640 | IPSR_4_FUNC(6)
641 | IPSR_0_FUNC(6));
642 pfc_reg_write(PFC_IPSR3, IPSR_28_FUNC(6)
643 | IPSR_24_FUNC(6)
644 | IPSR_20_FUNC(6)
645 | IPSR_16_FUNC(6)
646 | IPSR_12_FUNC(6)
647 | IPSR_8_FUNC(0)
648 | IPSR_4_FUNC(0)
649 | IPSR_0_FUNC(0));
650 pfc_reg_write(PFC_IPSR4, IPSR_28_FUNC(0)
651 | IPSR_24_FUNC(0)
652 | IPSR_20_FUNC(0)
653 | IPSR_16_FUNC(0)
654 | IPSR_12_FUNC(0)
655 | IPSR_8_FUNC(6)
656 | IPSR_4_FUNC(6)
657 | IPSR_0_FUNC(6));
658 pfc_reg_write(PFC_IPSR5, IPSR_28_FUNC(0)
659 | IPSR_24_FUNC(0)
660 | IPSR_20_FUNC(0)
661 | IPSR_16_FUNC(0)
662 | IPSR_12_FUNC(0)
663 | IPSR_8_FUNC(6)
664 | IPSR_4_FUNC(0)
665 | IPSR_0_FUNC(0));
666 pfc_reg_write(PFC_IPSR6, IPSR_28_FUNC(6)
667 | IPSR_24_FUNC(6)
668 | IPSR_20_FUNC(6)
669 | IPSR_16_FUNC(6)
670 | IPSR_12_FUNC(6)
671 | IPSR_8_FUNC(0)
672 | IPSR_4_FUNC(0)
673 | IPSR_0_FUNC(0));
674 pfc_reg_write(PFC_IPSR7, IPSR_28_FUNC(0)
675 | IPSR_24_FUNC(0)
676 | IPSR_20_FUNC(0)
677 | IPSR_16_FUNC(0)
678 | IPSR_12_FUNC(0)
679 | IPSR_8_FUNC(6)
680 | IPSR_4_FUNC(6)
681 | IPSR_0_FUNC(6));
682 pfc_reg_write(PFC_IPSR8, IPSR_28_FUNC(1)
683 | IPSR_24_FUNC(1)
684 | IPSR_20_FUNC(1)
685 | IPSR_16_FUNC(1)
686 | IPSR_12_FUNC(0)
687 | IPSR_8_FUNC(0)
688 | IPSR_4_FUNC(0)
689 | IPSR_0_FUNC(0));
690 pfc_reg_write(PFC_IPSR9, IPSR_28_FUNC(0)
691 | IPSR_24_FUNC(0)
692 | IPSR_20_FUNC(0)
693 | IPSR_16_FUNC(0)
694 | IPSR_12_FUNC(0)
695 | IPSR_8_FUNC(0)
696 | IPSR_4_FUNC(0)
697 | IPSR_0_FUNC(0));
698 pfc_reg_write(PFC_IPSR10, IPSR_28_FUNC(0)
699 | IPSR_24_FUNC(4)
700 | IPSR_20_FUNC(0)
701 | IPSR_16_FUNC(0)
702 | IPSR_12_FUNC(0)
703 | IPSR_8_FUNC(0)
704 | IPSR_4_FUNC(1)
705 | IPSR_0_FUNC(1));
706 pfc_reg_write(PFC_IPSR11, IPSR_28_FUNC(0)
707 | IPSR_24_FUNC(0)
708 | IPSR_20_FUNC(0)
709 | IPSR_16_FUNC(0)
710 | IPSR_12_FUNC(0)
711 | IPSR_8_FUNC(4)
712 | IPSR_4_FUNC(0)
713 | IPSR_0_FUNC(0));
714 pfc_reg_write(PFC_IPSR12, IPSR_28_FUNC(8)
715 | IPSR_24_FUNC(0)
716 | IPSR_20_FUNC(0)
717 | IPSR_16_FUNC(0)
718 | IPSR_12_FUNC(0)
719 | IPSR_8_FUNC(3)
720 | IPSR_4_FUNC(0)
721 | IPSR_0_FUNC(0));
722 pfc_reg_write(PFC_IPSR13, IPSR_28_FUNC(0)
723 | IPSR_24_FUNC(0)
724 | IPSR_20_FUNC(0)
725 | IPSR_16_FUNC(0)
726 | IPSR_12_FUNC(0)
727 | IPSR_8_FUNC(0)
728 | IPSR_4_FUNC(3)
729 | IPSR_0_FUNC(8));
730 pfc_reg_write(PFC_IPSR14, IPSR_28_FUNC(0)
731 | IPSR_24_FUNC(0)
732 | IPSR_20_FUNC(0)
733 | IPSR_16_FUNC(0)
734 | IPSR_12_FUNC(0)
735 | IPSR_8_FUNC(0)
736 | IPSR_4_FUNC(0)
737 | IPSR_0_FUNC(0));
738 pfc_reg_write(PFC_IPSR15, IPSR_28_FUNC(0)
739 | IPSR_24_FUNC(0)
740 | IPSR_20_FUNC(0)
741 | IPSR_16_FUNC(0)
742 | IPSR_12_FUNC(0)
743 | IPSR_8_FUNC(0)
744 | IPSR_4_FUNC(1)
745 | IPSR_0_FUNC(1));
746 pfc_reg_write(PFC_IPSR16, IPSR_28_FUNC(0)
747 | IPSR_24_FUNC(0)
748 | IPSR_20_FUNC(0)
749 | IPSR_16_FUNC(0)
750 | IPSR_12_FUNC(0)
751 | IPSR_8_FUNC(0)
752 | IPSR_4_FUNC(1)
753 | IPSR_0_FUNC(0));
754 pfc_reg_write(PFC_IPSR17, IPSR_4_FUNC(0)
755 | IPSR_0_FUNC(0));
756
757 /* initialize GPIO/perihperal function select */
758 pfc_reg_write(PFC_GPSR0, GPSR0_D15
759 | GPSR0_D14
760 | GPSR0_D13
761 | GPSR0_D12
Marek Vasutbda11cb2018-12-12 17:40:10 +0100762 | GPSR0_D11
763 | GPSR0_D10
764 | GPSR0_D9
765 | GPSR0_D8);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200766 pfc_reg_write(PFC_GPSR1, GPSR1_EX_WAIT0_A
767 | GPSR1_A19
768 | GPSR1_A18
769 | GPSR1_A17
770 | GPSR1_A16
771 | GPSR1_A15
772 | GPSR1_A14
773 | GPSR1_A13
774 | GPSR1_A12
775 | GPSR1_A7
776 | GPSR1_A6
777 | GPSR1_A5
Marek Vasutbda11cb2018-12-12 17:40:10 +0100778 | GPSR1_A4
779 | GPSR1_A3
780 | GPSR1_A2
781 | GPSR1_A1
782 | GPSR1_A0);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200783 pfc_reg_write(PFC_GPSR2, GPSR2_AVB_AVTP_CAPTURE_A
784 | GPSR2_AVB_AVTP_MATCH_A
785 | GPSR2_AVB_LINK
786 | GPSR2_AVB_PHY_INT
787 | GPSR2_AVB_MDC
788 | GPSR2_PWM2_A
789 | GPSR2_PWM1_A
790 | GPSR2_IRQ5
791 | GPSR2_IRQ4
Marek Vasutbda11cb2018-12-12 17:40:10 +0100792 | GPSR2_IRQ3
793 | GPSR2_IRQ2
794 | GPSR2_IRQ1
795 | GPSR2_IRQ0);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200796 pfc_reg_write(PFC_GPSR3, GPSR3_SD0_WP
797 | GPSR3_SD0_CD
798 | GPSR3_SD1_DAT3
799 | GPSR3_SD1_DAT2
800 | GPSR3_SD1_DAT1
801 | GPSR3_SD1_DAT0
802 | GPSR3_SD0_DAT3
803 | GPSR3_SD0_DAT2
804 | GPSR3_SD0_DAT1
Marek Vasutbda11cb2018-12-12 17:40:10 +0100805 | GPSR3_SD0_DAT0
806 | GPSR3_SD0_CMD
807 | GPSR3_SD0_CLK);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200808 pfc_reg_write(PFC_GPSR4, GPSR4_SD3_DAT7
809 | GPSR4_SD3_DAT6
810 | GPSR4_SD3_DAT3
811 | GPSR4_SD3_DAT2
812 | GPSR4_SD3_DAT1
813 | GPSR4_SD3_DAT0
814 | GPSR4_SD3_CMD
815 | GPSR4_SD3_CLK
816 | GPSR4_SD2_DS
817 | GPSR4_SD2_DAT3
818 | GPSR4_SD2_DAT2
819 | GPSR4_SD2_DAT1
Marek Vasutbda11cb2018-12-12 17:40:10 +0100820 | GPSR4_SD2_DAT0
821 | GPSR4_SD2_CMD
822 | GPSR4_SD2_CLK);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200823 pfc_reg_write(PFC_GPSR5, GPSR5_MSIOF0_SS2
824 | GPSR5_MSIOF0_SS1
825 | GPSR5_MSIOF0_SYNC
826 | GPSR5_HRTS0
827 | GPSR5_HCTS0
828 | GPSR5_HTX0
829 | GPSR5_HRX0
830 | GPSR5_HSCK0
831 | GPSR5_RX2_A
832 | GPSR5_TX2_A
833 | GPSR5_SCK2
834 | GPSR5_RTS1_TANS
835 | GPSR5_CTS1
836 | GPSR5_TX1_A
Marek Vasutbda11cb2018-12-12 17:40:10 +0100837 | GPSR5_RX1_A
838 | GPSR5_RTS0_TANS
839 | GPSR5_SCK0);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200840 pfc_reg_write(PFC_GPSR6, GPSR6_USB30_OVC
841 | GPSR6_USB30_PWEN
842 | GPSR6_USB1_OVC
843 | GPSR6_USB1_PWEN
844 | GPSR6_USB0_OVC
845 | GPSR6_USB0_PWEN
846 | GPSR6_AUDIO_CLKB_B
847 | GPSR6_AUDIO_CLKA_A
848 | GPSR6_SSI_SDATA8
849 | GPSR6_SSI_SDATA7
850 | GPSR6_SSI_WS78
851 | GPSR6_SSI_SCK78
852 | GPSR6_SSI_WS6
853 | GPSR6_SSI_SCK6
854 | GPSR6_SSI_SDATA4
855 | GPSR6_SSI_WS4
856 | GPSR6_SSI_SCK4
857 | GPSR6_SSI_SDATA1_A
858 | GPSR6_SSI_SDATA0
Marek Vasutbda11cb2018-12-12 17:40:10 +0100859 | GPSR6_SSI_WS0129
860 | GPSR6_SSI_SCK0129);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200861 pfc_reg_write(PFC_GPSR7, GPSR7_HDMI1_CEC
Marek Vasutbda11cb2018-12-12 17:40:10 +0100862 | GPSR7_HDMI0_CEC
863 | GPSR7_AVS2
864 | GPSR7_AVS1);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200865
866 /* initialize POC control register */
867 pfc_reg_write(PFC_POCCTRL0, POC_SD3_DS_33V
868 | POC_SD3_DAT7_33V
869 | POC_SD3_DAT6_33V
870 | POC_SD3_DAT5_33V
871 | POC_SD3_DAT4_33V
872 | POC_SD3_DAT3_33V
873 | POC_SD3_DAT2_33V
874 | POC_SD3_DAT1_33V
875 | POC_SD3_DAT0_33V
876 | POC_SD3_CMD_33V
877 | POC_SD3_CLK_33V
878 | POC_SD0_DAT3_33V
879 | POC_SD0_DAT2_33V
880 | POC_SD0_DAT1_33V
Marek Vasutbda11cb2018-12-12 17:40:10 +0100881 | POC_SD0_DAT0_33V
882 | POC_SD0_CMD_33V
883 | POC_SD0_CLK_33V);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200884
885 /* initialize DRV control register */
886 reg = mmio_read_32(PFC_DRVCTRL0);
887 reg = ((reg & DRVCTRL0_MASK) | DRVCTRL0_QSPI0_SPCLK(3)
888 | DRVCTRL0_QSPI0_MOSI_IO0(3)
889 | DRVCTRL0_QSPI0_MISO_IO1(3)
890 | DRVCTRL0_QSPI0_IO2(3)
891 | DRVCTRL0_QSPI0_IO3(3)
892 | DRVCTRL0_QSPI0_SSL(3)
893 | DRVCTRL0_QSPI1_SPCLK(3)
894 | DRVCTRL0_QSPI1_MOSI_IO0(3));
895 pfc_reg_write(PFC_DRVCTRL0, reg);
896 reg = mmio_read_32(PFC_DRVCTRL1);
897 reg = ((reg & DRVCTRL1_MASK) | DRVCTRL1_QSPI1_MISO_IO1(3)
898 | DRVCTRL1_QSPI1_IO2(3)
899 | DRVCTRL1_QSPI1_IO3(3)
900 | DRVCTRL1_QSPI1_SS(3)
901 | DRVCTRL1_RPC_INT(3)
902 | DRVCTRL1_RPC_WP(3)
903 | DRVCTRL1_RPC_RESET(3)
904 | DRVCTRL1_AVB_RX_CTL(7));
905 pfc_reg_write(PFC_DRVCTRL1, reg);
906 reg = mmio_read_32(PFC_DRVCTRL2);
907 reg = ((reg & DRVCTRL2_MASK) | DRVCTRL2_AVB_RXC(7)
908 | DRVCTRL2_AVB_RD0(7)
909 | DRVCTRL2_AVB_RD1(7)
910 | DRVCTRL2_AVB_RD2(7)
911 | DRVCTRL2_AVB_RD3(7)
912 | DRVCTRL2_AVB_TX_CTL(3)
913 | DRVCTRL2_AVB_TXC(3)
914 | DRVCTRL2_AVB_TD0(3));
915 pfc_reg_write(PFC_DRVCTRL2, reg);
916 reg = mmio_read_32(PFC_DRVCTRL3);
917 reg = ((reg & DRVCTRL3_MASK) | DRVCTRL3_AVB_TD1(3)
918 | DRVCTRL3_AVB_TD2(3)
919 | DRVCTRL3_AVB_TD3(3)
920 | DRVCTRL3_AVB_TXCREFCLK(7)
921 | DRVCTRL3_AVB_MDIO(7)
922 | DRVCTRL3_AVB_MDC(7)
923 | DRVCTRL3_AVB_MAGIC(7)
924 | DRVCTRL3_AVB_PHY_INT(7));
925 pfc_reg_write(PFC_DRVCTRL3, reg);
926 reg = mmio_read_32(PFC_DRVCTRL4);
927 reg = ((reg & DRVCTRL4_MASK) | DRVCTRL4_AVB_LINK(7)
928 | DRVCTRL4_AVB_AVTP_MATCH(7)
929 | DRVCTRL4_AVB_AVTP_CAPTURE(7)
930 | DRVCTRL4_IRQ0(7)
931 | DRVCTRL4_IRQ1(7)
932 | DRVCTRL4_IRQ2(7)
933 | DRVCTRL4_IRQ3(7)
934 | DRVCTRL4_IRQ4(7));
935 pfc_reg_write(PFC_DRVCTRL4, reg);
936 reg = mmio_read_32(PFC_DRVCTRL5);
937 reg = ((reg & DRVCTRL5_MASK) | DRVCTRL5_IRQ5(7)
938 | DRVCTRL5_PWM0(7)
939 | DRVCTRL5_PWM1(7)
940 | DRVCTRL5_PWM2(7)
941 | DRVCTRL5_A0(3)
942 | DRVCTRL5_A1(3)
943 | DRVCTRL5_A2(3)
944 | DRVCTRL5_A3(3));
945 pfc_reg_write(PFC_DRVCTRL5, reg);
946 reg = mmio_read_32(PFC_DRVCTRL6);
947 reg = ((reg & DRVCTRL6_MASK) | DRVCTRL6_A4(3)
948 | DRVCTRL6_A5(3)
949 | DRVCTRL6_A6(3)
950 | DRVCTRL6_A7(3)
951 | DRVCTRL6_A8(7)
952 | DRVCTRL6_A9(7)
953 | DRVCTRL6_A10(7)
954 | DRVCTRL6_A11(7));
955 pfc_reg_write(PFC_DRVCTRL6, reg);
956 reg = mmio_read_32(PFC_DRVCTRL7);
957 reg = ((reg & DRVCTRL7_MASK) | DRVCTRL7_A12(3)
958 | DRVCTRL7_A13(3)
959 | DRVCTRL7_A14(3)
960 | DRVCTRL7_A15(3)
961 | DRVCTRL7_A16(3)
962 | DRVCTRL7_A17(3)
963 | DRVCTRL7_A18(3)
964 | DRVCTRL7_A19(3));
965 pfc_reg_write(PFC_DRVCTRL7, reg);
966 reg = mmio_read_32(PFC_DRVCTRL8);
967 reg = ((reg & DRVCTRL8_MASK) | DRVCTRL8_CLKOUT(7)
968 | DRVCTRL8_CS0(7)
969 | DRVCTRL8_CS1_A2(7)
970 | DRVCTRL8_BS(7)
971 | DRVCTRL8_RD(7)
972 | DRVCTRL8_RD_W(7)
973 | DRVCTRL8_WE0(7)
974 | DRVCTRL8_WE1(7));
975 pfc_reg_write(PFC_DRVCTRL8, reg);
976 reg = mmio_read_32(PFC_DRVCTRL9);
977 reg = ((reg & DRVCTRL9_MASK) | DRVCTRL9_EX_WAIT0(7)
978 | DRVCTRL9_PRESETOU(7)
979 | DRVCTRL9_D0(7)
980 | DRVCTRL9_D1(7)
981 | DRVCTRL9_D2(7)
982 | DRVCTRL9_D3(7)
983 | DRVCTRL9_D4(7)
984 | DRVCTRL9_D5(7));
985 pfc_reg_write(PFC_DRVCTRL9, reg);
986 reg = mmio_read_32(PFC_DRVCTRL10);
987 reg = ((reg & DRVCTRL10_MASK) | DRVCTRL10_D6(7)
988 | DRVCTRL10_D7(7)
989 | DRVCTRL10_D8(3)
990 | DRVCTRL10_D9(3)
991 | DRVCTRL10_D10(3)
992 | DRVCTRL10_D11(3)
993 | DRVCTRL10_D12(3)
994 | DRVCTRL10_D13(3));
995 pfc_reg_write(PFC_DRVCTRL10, reg);
996 reg = mmio_read_32(PFC_DRVCTRL11);
997 reg = ((reg & DRVCTRL11_MASK) | DRVCTRL11_D14(3)
998 | DRVCTRL11_D15(3)
999 | DRVCTRL11_AVS1(7)
1000 | DRVCTRL11_AVS2(7)
1001 | DRVCTRL11_HDMI0_CEC(7)
1002 | DRVCTRL11_HDMI1_CEC(7)
1003 | DRVCTRL11_DU_DOTCLKIN0(3)
1004 | DRVCTRL11_DU_DOTCLKIN1(3));
1005 pfc_reg_write(PFC_DRVCTRL11, reg);
1006 reg = mmio_read_32(PFC_DRVCTRL12);
1007 reg = ((reg & DRVCTRL12_MASK) | DRVCTRL12_DU_DOTCLKIN2(3)
1008 | DRVCTRL12_DU_DOTCLKIN3(3)
1009 | DRVCTRL12_DU_FSCLKST(3)
1010 | DRVCTRL12_DU_TMS(3));
1011 pfc_reg_write(PFC_DRVCTRL12, reg);
1012 reg = mmio_read_32(PFC_DRVCTRL13);
1013 reg = ((reg & DRVCTRL13_MASK) | DRVCTRL13_TDO(3)
1014 | DRVCTRL13_ASEBRK(3)
1015 | DRVCTRL13_SD0_CLK(2)
1016 | DRVCTRL13_SD0_CMD(2)
1017 | DRVCTRL13_SD0_DAT0(2)
1018 | DRVCTRL13_SD0_DAT1(2)
1019 | DRVCTRL13_SD0_DAT2(2)
1020 | DRVCTRL13_SD0_DAT3(2));
1021 pfc_reg_write(PFC_DRVCTRL13, reg);
1022 reg = mmio_read_32(PFC_DRVCTRL14);
1023 reg = ((reg & DRVCTRL14_MASK) | DRVCTRL14_SD1_CLK(7)
1024 | DRVCTRL14_SD1_CMD(7)
1025 | DRVCTRL14_SD1_DAT0(5)
1026 | DRVCTRL14_SD1_DAT1(5)
1027 | DRVCTRL14_SD1_DAT2(5)
1028 | DRVCTRL14_SD1_DAT3(5)
1029 | DRVCTRL14_SD2_CLK(5)
1030 | DRVCTRL14_SD2_CMD(5));
1031 pfc_reg_write(PFC_DRVCTRL14, reg);
1032 reg = mmio_read_32(PFC_DRVCTRL15);
1033 reg = ((reg & DRVCTRL15_MASK) | DRVCTRL15_SD2_DAT0(5)
1034 | DRVCTRL15_SD2_DAT1(5)
1035 | DRVCTRL15_SD2_DAT2(5)
1036 | DRVCTRL15_SD2_DAT3(5)
1037 | DRVCTRL15_SD2_DS(5)
1038 | DRVCTRL15_SD3_CLK(2)
1039 | DRVCTRL15_SD3_CMD(2)
1040 | DRVCTRL15_SD3_DAT0(2));
1041 pfc_reg_write(PFC_DRVCTRL15, reg);
1042 reg = mmio_read_32(PFC_DRVCTRL16);
1043 reg = ((reg & DRVCTRL16_MASK) | DRVCTRL16_SD3_DAT1(2)
1044 | DRVCTRL16_SD3_DAT2(2)
1045 | DRVCTRL16_SD3_DAT3(2)
1046 | DRVCTRL16_SD3_DAT4(7)
1047 | DRVCTRL16_SD3_DAT5(7)
1048 | DRVCTRL16_SD3_DAT6(7)
1049 | DRVCTRL16_SD3_DAT7(7)
1050 | DRVCTRL16_SD3_DS(7));
1051 pfc_reg_write(PFC_DRVCTRL16, reg);
1052 reg = mmio_read_32(PFC_DRVCTRL17);
1053 reg = ((reg & DRVCTRL17_MASK) | DRVCTRL17_SD0_CD(7)
1054 | DRVCTRL17_SD0_WP(7)
1055 | DRVCTRL17_SD1_CD(7)
1056 | DRVCTRL17_SD1_WP(7)
1057 | DRVCTRL17_SCK0(7)
1058 | DRVCTRL17_RX0(7)
1059 | DRVCTRL17_TX0(7)
1060 | DRVCTRL17_CTS0(7));
1061 pfc_reg_write(PFC_DRVCTRL17, reg);
1062 reg = mmio_read_32(PFC_DRVCTRL18);
1063 reg = ((reg & DRVCTRL18_MASK) | DRVCTRL18_RTS0_TANS(7)
1064 | DRVCTRL18_RX1(7)
1065 | DRVCTRL18_TX1(7)
1066 | DRVCTRL18_CTS1(7)
1067 | DRVCTRL18_RTS1_TANS(7)
1068 | DRVCTRL18_SCK2(7)
1069 | DRVCTRL18_TX2(7)
1070 | DRVCTRL18_RX2(7));
1071 pfc_reg_write(PFC_DRVCTRL18, reg);
1072 reg = mmio_read_32(PFC_DRVCTRL19);
1073 reg = ((reg & DRVCTRL19_MASK) | DRVCTRL19_HSCK0(7)
1074 | DRVCTRL19_HRX0(7)
1075 | DRVCTRL19_HTX0(7)
1076 | DRVCTRL19_HCTS0(7)
1077 | DRVCTRL19_HRTS0(7)
1078 | DRVCTRL19_MSIOF0_SCK(7)
1079 | DRVCTRL19_MSIOF0_SYNC(7)
1080 | DRVCTRL19_MSIOF0_SS1(7));
1081 pfc_reg_write(PFC_DRVCTRL19, reg);
1082 reg = mmio_read_32(PFC_DRVCTRL20);
1083 reg = ((reg & DRVCTRL20_MASK) | DRVCTRL20_MSIOF0_TXD(7)
1084 | DRVCTRL20_MSIOF0_SS2(7)
1085 | DRVCTRL20_MSIOF0_RXD(7)
1086 | DRVCTRL20_MLB_CLK(7)
1087 | DRVCTRL20_MLB_SIG(7)
1088 | DRVCTRL20_MLB_DAT(7)
1089 | DRVCTRL20_MLB_REF(7)
1090 | DRVCTRL20_SSI_SCK0129(7));
1091 pfc_reg_write(PFC_DRVCTRL20, reg);
1092 reg = mmio_read_32(PFC_DRVCTRL21);
1093 reg = ((reg & DRVCTRL21_MASK) | DRVCTRL21_SSI_WS0129(7)
1094 | DRVCTRL21_SSI_SDATA0(7)
1095 | DRVCTRL21_SSI_SDATA1(7)
1096 | DRVCTRL21_SSI_SDATA2(7)
1097 | DRVCTRL21_SSI_SCK34(7)
1098 | DRVCTRL21_SSI_WS34(7)
1099 | DRVCTRL21_SSI_SDATA3(7)
1100 | DRVCTRL21_SSI_SCK4(7));
1101 pfc_reg_write(PFC_DRVCTRL21, reg);
1102 reg = mmio_read_32(PFC_DRVCTRL22);
1103 reg = ((reg & DRVCTRL22_MASK) | DRVCTRL22_SSI_WS4(7)
1104 | DRVCTRL22_SSI_SDATA4(7)
1105 | DRVCTRL22_SSI_SCK5(7)
1106 | DRVCTRL22_SSI_WS5(7)
1107 | DRVCTRL22_SSI_SDATA5(7)
1108 | DRVCTRL22_SSI_SCK6(7)
1109 | DRVCTRL22_SSI_WS6(7)
1110 | DRVCTRL22_SSI_SDATA6(7));
1111 pfc_reg_write(PFC_DRVCTRL22, reg);
1112 reg = mmio_read_32(PFC_DRVCTRL23);
1113 reg = ((reg & DRVCTRL23_MASK) | DRVCTRL23_SSI_SCK78(7)
1114 | DRVCTRL23_SSI_WS78(7)
1115 | DRVCTRL23_SSI_SDATA7(7)
1116 | DRVCTRL23_SSI_SDATA8(7)
1117 | DRVCTRL23_SSI_SDATA9(7)
1118 | DRVCTRL23_AUDIO_CLKA(7)
1119 | DRVCTRL23_AUDIO_CLKB(7)
1120 | DRVCTRL23_USB0_PWEN(7));
1121 pfc_reg_write(PFC_DRVCTRL23, reg);
1122 reg = mmio_read_32(PFC_DRVCTRL24);
1123 reg = ((reg & DRVCTRL24_MASK) | DRVCTRL24_USB0_OVC(7)
1124 | DRVCTRL24_USB1_PWEN(7)
1125 | DRVCTRL24_USB1_OVC(7)
1126 | DRVCTRL24_USB30_PWEN(7)
1127 | DRVCTRL24_USB30_OVC(7)
1128 | DRVCTRL24_USB31_PWEN(7)
1129 | DRVCTRL24_USB31_OVC(7));
1130 pfc_reg_write(PFC_DRVCTRL24, reg);
1131
1132 /* initialize LSI pin pull-up/down control */
1133 pfc_reg_write(PFC_PUD0, 0x00005FBFU);
1134 pfc_reg_write(PFC_PUD1, 0x00300FFEU);
1135 pfc_reg_write(PFC_PUD2, 0x330001E6U);
1136 pfc_reg_write(PFC_PUD3, 0x000002E0U);
1137 pfc_reg_write(PFC_PUD4, 0xFFFFFF00U);
1138 pfc_reg_write(PFC_PUD5, 0x7F5FFF87U);
1139 pfc_reg_write(PFC_PUD6, 0x00000055U);
1140
1141 /* initialize LSI pin pull-enable register */
1142 pfc_reg_write(PFC_PUEN0, 0x00000FFFU);
1143 pfc_reg_write(PFC_PUEN1, 0x00100234U);
1144 pfc_reg_write(PFC_PUEN2, 0x000004C4U);
1145 pfc_reg_write(PFC_PUEN3, 0x00000200U);
1146 pfc_reg_write(PFC_PUEN4, 0x3E000000U);
1147 pfc_reg_write(PFC_PUEN5, 0x1F000805U);
1148 pfc_reg_write(PFC_PUEN6, 0x00000006U);
1149
1150 /* initialize positive/negative logic select */
1151 mmio_write_32(GPIO_POSNEG0, 0x00000000U);
1152 mmio_write_32(GPIO_POSNEG1, 0x00000000U);
1153 mmio_write_32(GPIO_POSNEG2, 0x00000000U);
1154 mmio_write_32(GPIO_POSNEG3, 0x00000000U);
1155 mmio_write_32(GPIO_POSNEG4, 0x00000000U);
1156 mmio_write_32(GPIO_POSNEG5, 0x00000000U);
1157 mmio_write_32(GPIO_POSNEG6, 0x00000000U);
1158
1159 /* initialize general IO/interrupt switching */
1160 mmio_write_32(GPIO_IOINTSEL0, 0x00000000U);
1161 mmio_write_32(GPIO_IOINTSEL1, 0x00000000U);
1162 mmio_write_32(GPIO_IOINTSEL2, 0x00000000U);
1163 mmio_write_32(GPIO_IOINTSEL3, 0x00000000U);
1164 mmio_write_32(GPIO_IOINTSEL4, 0x00000000U);
1165 mmio_write_32(GPIO_IOINTSEL5, 0x00000000U);
1166 mmio_write_32(GPIO_IOINTSEL6, 0x00000000U);
1167
1168 /* initialize general output register */
1169 mmio_write_32(GPIO_OUTDT1, 0x00000000U);
1170 mmio_write_32(GPIO_OUTDT2, 0x00000400U);
1171 mmio_write_32(GPIO_OUTDT3, 0x0000C000U);
1172 mmio_write_32(GPIO_OUTDT5, 0x00000006U);
1173 mmio_write_32(GPIO_OUTDT6, 0x00003880U);
1174
1175 /* initialize general input/output switching */
1176 mmio_write_32(GPIO_INOUTSEL0, 0x00000000U);
1177 mmio_write_32(GPIO_INOUTSEL1, 0x01000A00U);
1178 mmio_write_32(GPIO_INOUTSEL2, 0x00000400U);
1179 mmio_write_32(GPIO_INOUTSEL3, 0x0000C000U);
1180 mmio_write_32(GPIO_INOUTSEL4, 0x00000000U);
Marek Vasut06302992019-03-02 15:34:36 +01001181#if (RCAR_GEN3_ULCB == 1)
1182 mmio_write_32(GPIO_INOUTSEL5, 0x0000000EU);
1183#else
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001184 mmio_write_32(GPIO_INOUTSEL5, 0x0000020EU);
Marek Vasut06302992019-03-02 15:34:36 +01001185#endif
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001186 mmio_write_32(GPIO_INOUTSEL6, 0x00013880U);
1187}