Usama Arif | e97998f | 2018-11-30 15:43:56 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2019, Arm Limited. All rights reserved. |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #ifndef FVP_VE_DEF_H |
| 8 | #define FVP_VE_DEF_H |
| 9 | |
| 10 | #include <lib/utils_def.h> |
| 11 | |
| 12 | /* Default cluster count for FVP VE */ |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 13 | #define FVP_VE_CLUSTER_COUNT U(1) |
Usama Arif | e97998f | 2018-11-30 15:43:56 +0000 | [diff] [blame] | 14 | |
| 15 | /* Default number of CPUs per cluster on FVP VE */ |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 16 | #define FVP_VE_MAX_CPUS_PER_CLUSTER U(1) |
Usama Arif | e97998f | 2018-11-30 15:43:56 +0000 | [diff] [blame] | 17 | |
| 18 | /* Default number of threads per CPU on FVP VE */ |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 19 | #define FVP_VE_MAX_PE_PER_CPU U(1) |
Usama Arif | e97998f | 2018-11-30 15:43:56 +0000 | [diff] [blame] | 20 | |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 21 | #define FVP_VE_CORE_COUNT U(1) |
Usama Arif | e97998f | 2018-11-30 15:43:56 +0000 | [diff] [blame] | 22 | |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 23 | #define FVP_VE_PRIMARY_CPU 0x0 |
Usama Arif | e97998f | 2018-11-30 15:43:56 +0000 | [diff] [blame] | 24 | |
| 25 | /******************************************************************************* |
| 26 | * FVP memory map related constants |
| 27 | ******************************************************************************/ |
| 28 | |
| 29 | #define FLASH1_BASE 0x0c000000 |
| 30 | #define FLASH1_SIZE 0x04000000 |
| 31 | |
| 32 | /* Aggregate of all devices in the first GB */ |
| 33 | #define DEVICE0_BASE 0x20000000 |
| 34 | #define DEVICE0_SIZE 0x0c200000 |
| 35 | |
| 36 | #define NSRAM_BASE 0x2e000000 |
| 37 | #define NSRAM_SIZE 0x10000 |
| 38 | |
| 39 | #define PCIE_EXP_BASE 0x40000000 |
| 40 | #define TZRNG_BASE 0x7fe60000 |
| 41 | |
| 42 | #define ARCH_MODEL_VE 0x5 |
| 43 | |
| 44 | /* FVP Power controller base address*/ |
| 45 | #define PWRC_BASE UL(0x1c100000) |
| 46 | |
| 47 | /* FVP SP804 timer frequency is 35 MHz*/ |
| 48 | #define SP804_TIMER_CLKMULT 1 |
| 49 | #define SP804_TIMER_CLKDIV 35 |
| 50 | |
| 51 | /* SP810 controller. FVP specific flags */ |
| 52 | #define FVP_SP810_CTRL_TIM0_OV (1 << 16) |
| 53 | #define FVP_SP810_CTRL_TIM1_OV (1 << 18) |
| 54 | #define FVP_SP810_CTRL_TIM2_OV (1 << 20) |
| 55 | #define FVP_SP810_CTRL_TIM3_OV (1 << 22) |
| 56 | |
| 57 | /******************************************************************************* |
| 58 | * GIC-400 & interrupt handling related constants |
| 59 | ******************************************************************************/ |
| 60 | /* VE compatible GIC memory map */ |
| 61 | #define VE_GICD_BASE 0x2c001000 |
Usama Arif | 078e66f | 2018-12-12 17:14:29 +0000 | [diff] [blame] | 62 | #ifdef ARM_CORTEX_A5 |
| 63 | #define VE_GICC_BASE 0x2c000100 |
| 64 | #else |
Usama Arif | e97998f | 2018-11-30 15:43:56 +0000 | [diff] [blame] | 65 | #define VE_GICC_BASE 0x2c002000 |
Usama Arif | 078e66f | 2018-12-12 17:14:29 +0000 | [diff] [blame] | 66 | #endif |
Usama Arif | e97998f | 2018-11-30 15:43:56 +0000 | [diff] [blame] | 67 | #define VE_GICH_BASE 0x2c004000 |
| 68 | #define VE_GICV_BASE 0x2c006000 |
| 69 | |
| 70 | #define FVP_VE_IRQ_TZ_WDOG 56 |
| 71 | #define FVP_VE_IRQ_SEC_SYS_TIMER 57 |
| 72 | |
| 73 | #define V2M_FLASH1_BASE UL(0x0C000000) |
| 74 | #define V2M_FLASH1_SIZE UL(0x04000000) |
| 75 | |
| 76 | #define V2M_MAP_FLASH1_RW MAP_REGION_FLAT(V2M_FLASH1_BASE,\ |
| 77 | V2M_FLASH1_SIZE, \ |
| 78 | MT_DEVICE | MT_RW | MT_SECURE) |
| 79 | |
| 80 | #define V2M_MAP_FLASH1_RO MAP_REGION_FLAT(V2M_FLASH1_BASE,\ |
| 81 | V2M_FLASH1_SIZE, \ |
| 82 | MT_RO_DATA | MT_SECURE) |
| 83 | |
| 84 | #endif /* FVP_VE_DEF_H */ |