blob: a8ffa254691eb0d5bdd567893314f2d386f601c6 [file] [log] [blame]
Isla Mitchellea84d6b2017-08-03 16:04:46 +01001/*
John Tsichritzis56369c12019-02-19 13:49:06 +00002 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
Isla Mitchellea84d6b2017-08-03 16:04:46 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
John Tsichritzis56369c12019-02-19 13:49:06 +00009#include <neoverse_n1.h>
Dimitris Papastamos89736dd2018-02-13 11:28:02 +000010#include <cpuamu.h>
Isla Mitchellea84d6b2017-08-03 16:04:46 +010011#include <cpu_macros.S>
Dimitris Papastamos89736dd2018-02-13 11:28:02 +000012
John Tsichritzisfe6df392019-03-19 17:20:52 +000013/* Hardware handled coherency */
14#if HW_ASSISTED_COHERENCY == 0
15#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled"
16#endif
17
John Tsichritzis7557c662019-06-03 13:54:30 +010018/* 64-bit only core */
19#if CTX_INCLUDE_AARCH32_REGS == 1
20#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
21#endif
22
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +010023/* --------------------------------------------------
Andre Przywarab9347402019-05-20 14:57:06 +010024 * Errata Workaround for Neoverse N1 Erratum 1043202.
John Tsichritzis56369c12019-02-19 13:49:06 +000025 * This applies to revision r0p0 and r1p0 of Neoverse N1.
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +010026 * Inputs:
27 * x0: variant[4:7] and revision[0:3] of current cpu.
28 * Shall clobber: x0-x17
29 * --------------------------------------------------
30 */
John Tsichritzis56369c12019-02-19 13:49:06 +000031func errata_n1_1043202_wa
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +010032 /* Compare x0 against revision r1p0 */
33 mov x17, x30
34 bl check_errata_1043202
35 cbz x0, 1f
36
37 /* Apply instruction patching sequence */
38 ldr x0, =0x0
39 msr CPUPSELR_EL3, x0
40 ldr x0, =0xF3BF8F2F
41 msr CPUPOR_EL3, x0
42 ldr x0, =0xFFFFFFFF
43 msr CPUPMR_EL3, x0
44 ldr x0, =0x800200071
45 msr CPUPCR_EL3, x0
46 isb
471:
48 ret x17
John Tsichritzis56369c12019-02-19 13:49:06 +000049endfunc errata_n1_1043202_wa
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +010050
51func check_errata_1043202
52 /* Applies to r0p0 and r1p0 */
53 mov x1, #0x10
54 b cpu_rev_var_ls
55endfunc check_errata_1043202
56
Sami Mujawara8722e92019-05-10 14:28:37 +010057/* --------------------------------------------------
58 * Disable speculative loads if Neoverse N1 supports
59 * SSBS.
60 *
61 * Shall clobber: x0.
62 * --------------------------------------------------
63 */
64func neoverse_n1_disable_speculative_loads
65 /* Check if the PE implements SSBS */
66 mrs x0, id_aa64pfr1_el1
67 tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
68 b.eq 1f
69
70 /* Disable speculative loads */
71 msr SSBS, xzr
72 isb
73
741:
75 ret
76endfunc neoverse_n1_disable_speculative_loads
77
Andre Przywarab9347402019-05-20 14:57:06 +010078/* --------------------------------------------------
lauwal01bd555f42019-06-24 11:23:50 -050079 * Errata Workaround for Neoverse N1 Errata #1073348
80 * This applies to revision r0p0 and r1p0 of Neoverse N1.
81 * Inputs:
82 * x0: variant[4:7] and revision[0:3] of current cpu.
83 * Shall clobber: x0-x17
84 * --------------------------------------------------
85 */
86func errata_n1_1073348_wa
87 /* Compare x0 against revision r1p0 */
88 mov x17, x30
89 bl check_errata_1073348
90 cbz x0, 1f
91 mrs x1, NEOVERSE_N1_CPUACTLR_EL1
92 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6
93 msr NEOVERSE_N1_CPUACTLR_EL1, x1
94 isb
951:
96 ret x17
97endfunc errata_n1_1073348_wa
98
99func check_errata_1073348
100 /* Applies to r0p0 and r1p0 */
101 mov x1, #0x10
102 b cpu_rev_var_ls
103endfunc check_errata_1073348
104
105/* --------------------------------------------------
lauwal01363ee3c2019-06-24 11:28:34 -0500106 * Errata Workaround for Neoverse N1 Errata #1130799
107 * This applies to revision <=r2p0 of Neoverse N1.
108 * Inputs:
109 * x0: variant[4:7] and revision[0:3] of current cpu.
110 * Shall clobber: x0-x17
111 * --------------------------------------------------
112 */
113func errata_n1_1130799_wa
114 /* Compare x0 against revision r2p0 */
115 mov x17, x30
116 bl check_errata_1130799
117 cbz x0, 1f
118 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1
119 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59
120 msr NEOVERSE_N1_CPUACTLR2_EL1, x1
121 isb
1221:
123 ret x17
124endfunc errata_n1_1130799_wa
125
126func check_errata_1130799
127 /* Applies to <=r2p0 */
128 mov x1, #0x20
129 b cpu_rev_var_ls
130endfunc check_errata_1130799
131
132/* --------------------------------------------------
lauwal01f2adb132019-06-24 11:32:40 -0500133 * Errata Workaround for Neoverse N1 Errata #1165347
134 * This applies to revision <=r2p0 of Neoverse N1.
135 * Inputs:
136 * x0: variant[4:7] and revision[0:3] of current cpu.
137 * Shall clobber: x0-x17
138 * --------------------------------------------------
139 */
140func errata_n1_1165347_wa
141 /* Compare x0 against revision r2p0 */
142 mov x17, x30
143 bl check_errata_1165347
144 cbz x0, 1f
145 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1
146 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0
147 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15
148 msr NEOVERSE_N1_CPUACTLR2_EL1, x1
149 isb
1501:
151 ret x17
152endfunc errata_n1_1165347_wa
153
154func check_errata_1165347
155 /* Applies to <=r2p0 */
156 mov x1, #0x20
157 b cpu_rev_var_ls
158endfunc check_errata_1165347
159
160/* --------------------------------------------------
Andre Przywarab9347402019-05-20 14:57:06 +0100161 * Errata Workaround for Neoverse N1 Erratum 1315703.
162 * This applies to revision <= r3p0 of Neoverse N1.
163 * Inputs:
164 * x0: variant[4:7] and revision[0:3] of current cpu.
165 * Shall clobber: x0-x17
166 * --------------------------------------------------
167 */
168func errata_n1_1315703_wa
169 /* Compare x0 against revision r3p1 */
170 mov x17, x30
171 bl check_errata_1315703
172 cbz x0, 1f
173
174 mrs x0, NEOVERSE_N1_CPUACTLR2_EL1
175 orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16
176 msr NEOVERSE_N1_CPUACTLR2_EL1, x0
177 isb
178
1791:
180 ret x17
181endfunc errata_n1_1315703_wa
182
183func check_errata_1315703
184 /* Applies to everything <= r3p0. */
185 mov x1, #0x30
186 b cpu_rev_var_ls
187endfunc check_errata_1315703
188
John Tsichritzis56369c12019-02-19 13:49:06 +0000189func neoverse_n1_reset_func
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +0100190 mov x19, x30
John Tsichritzis1f9ff492019-03-04 16:41:26 +0000191
Sami Mujawara8722e92019-05-10 14:28:37 +0100192 bl neoverse_n1_disable_speculative_loads
John Tsichritzis1f9ff492019-03-04 16:41:26 +0000193
Louis Mayencourtb58142b2019-04-18 14:34:11 +0100194 /* Forces all cacheable atomic instructions to be near */
195 mrs x0, NEOVERSE_N1_CPUACTLR2_EL1
196 orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2
197 msr NEOVERSE_N1_CPUACTLR2_EL1, x0
198 isb
199
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +0100200 bl cpu_get_rev_var
201 mov x18, x0
202
John Tsichritzis56369c12019-02-19 13:49:06 +0000203#if ERRATA_N1_1043202
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +0100204 mov x0, x18
John Tsichritzis56369c12019-02-19 13:49:06 +0000205 bl errata_n1_1043202_wa
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +0100206#endif
207
lauwal01bd555f42019-06-24 11:23:50 -0500208#if ERRATA_N1_1073348
209 mov x0, x18
210 bl errata_n1_1073348_wa
211#endif
212
lauwal01363ee3c2019-06-24 11:28:34 -0500213#if ERRATA_N1_1130799
214 mov x0, x18
215 bl errata_n1_1130799_wa
216#endif
217
lauwal01f2adb132019-06-24 11:32:40 -0500218#if ERRATA_N1_1165347
219 mov x0, x18
220 bl errata_n1_1165347_wa
221#endif
222
Andre Przywarab9347402019-05-20 14:57:06 +0100223#if ERRATA_N1_1315703
224 mov x0, x18
225 bl errata_n1_1315703_wa
226#endif
227
Dimitris Papastamos89736dd2018-02-13 11:28:02 +0000228#if ENABLE_AMU
229 /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
230 mrs x0, actlr_el3
John Tsichritzis56369c12019-02-19 13:49:06 +0000231 orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
Dimitris Papastamos89736dd2018-02-13 11:28:02 +0000232 msr actlr_el3, x0
233 isb
234
235 /* Make sure accesses from EL0/EL1 are not trapped to EL2 */
236 mrs x0, actlr_el2
John Tsichritzis56369c12019-02-19 13:49:06 +0000237 orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
Dimitris Papastamos89736dd2018-02-13 11:28:02 +0000238 msr actlr_el2, x0
239 isb
240
241 /* Enable group0 counters */
John Tsichritzis56369c12019-02-19 13:49:06 +0000242 mov x0, #NEOVERSE_N1_AMU_GROUP0_MASK
Dimitris Papastamos89736dd2018-02-13 11:28:02 +0000243 msr CPUAMCNTENSET_EL0, x0
244 isb
245#endif
Louis Mayencourt8b8b13b2019-06-10 16:43:39 +0100246
247#if ERRATA_DSU_936184
248 bl errata_dsu_936184_wa
249#endif
250
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +0100251 ret x19
John Tsichritzis56369c12019-02-19 13:49:06 +0000252endfunc neoverse_n1_reset_func
Isla Mitchellea84d6b2017-08-03 16:04:46 +0100253
254 /* ---------------------------------------------
255 * HW will do the cache maintenance while powering down
256 * ---------------------------------------------
257 */
John Tsichritzis56369c12019-02-19 13:49:06 +0000258func neoverse_n1_core_pwr_dwn
Isla Mitchellea84d6b2017-08-03 16:04:46 +0100259 /* ---------------------------------------------
260 * Enable CPU power down bit in power control register
261 * ---------------------------------------------
262 */
John Tsichritzis56369c12019-02-19 13:49:06 +0000263 mrs x0, NEOVERSE_N1_CPUPWRCTLR_EL1
264 orr x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK
265 msr NEOVERSE_N1_CPUPWRCTLR_EL1, x0
Isla Mitchellea84d6b2017-08-03 16:04:46 +0100266 isb
267 ret
John Tsichritzis56369c12019-02-19 13:49:06 +0000268endfunc neoverse_n1_core_pwr_dwn
Isla Mitchellea84d6b2017-08-03 16:04:46 +0100269
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +0100270#if REPORT_ERRATA
271/*
John Tsichritzis56369c12019-02-19 13:49:06 +0000272 * Errata printing function for Neoverse N1. Must follow AAPCS.
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +0100273 */
John Tsichritzis56369c12019-02-19 13:49:06 +0000274func neoverse_n1_errata_report
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +0100275 stp x8, x30, [sp, #-16]!
276
277 bl cpu_get_rev_var
278 mov x8, x0
279
280 /*
281 * Report all errata. The revision-variant information is passed to
282 * checking functions of each errata.
283 */
John Tsichritzis56369c12019-02-19 13:49:06 +0000284 report_errata ERRATA_N1_1043202, neoverse_n1, 1043202
lauwal01bd555f42019-06-24 11:23:50 -0500285 report_errata ERRATA_N1_1073348, neoverse_n1, 1073348
lauwal01363ee3c2019-06-24 11:28:34 -0500286 report_errata ERRATA_N1_1130799, neoverse_n1, 1130799
lauwal01f2adb132019-06-24 11:32:40 -0500287 report_errata ERRATA_N1_1165347, neoverse_n1, 1165347
Andre Przywarab9347402019-05-20 14:57:06 +0100288 report_errata ERRATA_N1_1315703, neoverse_n1, 1315703
Louis Mayencourt8b8b13b2019-06-10 16:43:39 +0100289 report_errata ERRATA_DSU_936184, neoverse_n1, dsu_936184
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +0100290
291 ldp x8, x30, [sp], #16
292 ret
John Tsichritzis56369c12019-02-19 13:49:06 +0000293endfunc neoverse_n1_errata_report
Dimitris Papastamos7ca21db2018-03-26 16:46:01 +0100294#endif
295
Isla Mitchellea84d6b2017-08-03 16:04:46 +0100296 /* ---------------------------------------------
John Tsichritzis56369c12019-02-19 13:49:06 +0000297 * This function provides neoverse_n1 specific
Isla Mitchellea84d6b2017-08-03 16:04:46 +0100298 * register information for crash reporting.
299 * It needs to return with x6 pointing to
300 * a list of register names in ascii and
301 * x8 - x15 having values of registers to be
302 * reported.
303 * ---------------------------------------------
304 */
John Tsichritzis56369c12019-02-19 13:49:06 +0000305.section .rodata.neoverse_n1_regs, "aS"
306neoverse_n1_regs: /* The ascii list of register names to be reported */
Isla Mitchellea84d6b2017-08-03 16:04:46 +0100307 .asciz "cpuectlr_el1", ""
308
John Tsichritzis56369c12019-02-19 13:49:06 +0000309func neoverse_n1_cpu_reg_dump
310 adr x6, neoverse_n1_regs
311 mrs x8, NEOVERSE_N1_CPUECTLR_EL1
Isla Mitchellea84d6b2017-08-03 16:04:46 +0100312 ret
John Tsichritzis56369c12019-02-19 13:49:06 +0000313endfunc neoverse_n1_cpu_reg_dump
Isla Mitchellea84d6b2017-08-03 16:04:46 +0100314
John Tsichritzis56369c12019-02-19 13:49:06 +0000315declare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \
316 neoverse_n1_reset_func, \
317 neoverse_n1_core_pwr_dwn