blob: 9e5bfdcb5d8912605e973af54360241110df3249 [file] [log] [blame]
Yann Gautier4b0c72a2018-07-16 10:54:09 +02001/*
Yann Gautier2f974232020-09-17 12:25:05 +02002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Yann Gautier4b0c72a2018-07-16 10:54:09 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef STM32MP1_DEF_H
8#define STM32MP1_DEF_H
9
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <common/tbbr/tbbr_img_def.h>
Yann Gautierb5d2ed42019-02-14 11:13:50 +010011#include <drivers/st/stm32mp1_rcc.h>
12#include <dt-bindings/clock/stm32mp1-clks.h>
13#include <dt-bindings/reset/stm32mp1-resets.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <lib/utils_def.h>
15#include <lib/xlat_tables/xlat_tables_defs.h>
Yann Gautier4b0c72a2018-07-16 10:54:09 +020016
Julius Werner53456fc2019-07-09 13:49:11 -070017#ifndef __ASSEMBLER__
Yann Gautier091eab52019-06-04 18:06:34 +020018#include <drivers/st/bsec.h>
Yann Gautierb5d2ed42019-02-14 11:13:50 +010019#include <drivers/st/stm32mp1_clk.h>
20
Yann Gautier57e282b2019-01-07 11:17:24 +010021#include <boot_api.h>
Lionel Debieve7bd96f42019-09-03 12:22:23 +020022#include <stm32mp_auth.h>
Yann Gautieree8f5422019-02-14 11:13:25 +010023#include <stm32mp_common.h>
24#include <stm32mp_dt.h>
Yann Gautiere4a3c352019-02-14 10:53:33 +010025#include <stm32mp_shres_helpers.h>
Yann Gautierc7374052019-06-04 18:02:37 +020026#include <stm32mp1_dbgmcu.h>
Yann Gautier57e282b2019-01-07 11:17:24 +010027#include <stm32mp1_private.h>
Etienne Carriere316d6342019-12-02 10:08:48 +010028#include <stm32mp1_shared_resources.h>
Yann Gautier57e282b2019-01-07 11:17:24 +010029#endif
30
Yann Gautier4b0c72a2018-07-16 10:54:09 +020031/*******************************************************************************
Yann Gautierc7374052019-06-04 18:02:37 +020032 * CHIP ID
33 ******************************************************************************/
34#define STM32MP157C_PART_NB U(0x05000000)
35#define STM32MP157A_PART_NB U(0x05000001)
36#define STM32MP153C_PART_NB U(0x05000024)
37#define STM32MP153A_PART_NB U(0x05000025)
38#define STM32MP151C_PART_NB U(0x0500002E)
39#define STM32MP151A_PART_NB U(0x0500002F)
Lionel Debieve7b64e3e2019-05-17 16:01:18 +020040#define STM32MP157F_PART_NB U(0x05000080)
41#define STM32MP157D_PART_NB U(0x05000081)
42#define STM32MP153F_PART_NB U(0x050000A4)
43#define STM32MP153D_PART_NB U(0x050000A5)
44#define STM32MP151F_PART_NB U(0x050000AE)
45#define STM32MP151D_PART_NB U(0x050000AF)
Yann Gautierc7374052019-06-04 18:02:37 +020046
47#define STM32MP1_REV_B U(0x2000)
Lionel Debieve2d64b532019-06-25 10:40:37 +020048#define STM32MP1_REV_Z U(0x2001)
Yann Gautierc7374052019-06-04 18:02:37 +020049
50/*******************************************************************************
51 * PACKAGE ID
52 ******************************************************************************/
53#define PKG_AA_LFBGA448 U(4)
54#define PKG_AB_LFBGA354 U(3)
55#define PKG_AC_TFBGA361 U(2)
56#define PKG_AD_TFBGA257 U(1)
57
58/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +020059 * STM32MP1 memory map related constants
60 ******************************************************************************/
Lionel Debieve7bd96f42019-09-03 12:22:23 +020061#define STM32MP_ROM_BASE U(0x00000000)
62#define STM32MP_ROM_SIZE U(0x00020000)
Yann Gautier4b0c72a2018-07-16 10:54:09 +020063
Yann Gautiera2e2a302019-02-14 11:13:39 +010064#define STM32MP_SYSRAM_BASE U(0x2FFC0000)
65#define STM32MP_SYSRAM_SIZE U(0x00040000)
Yann Gautier4b0c72a2018-07-16 10:54:09 +020066
Etienne Carriere72369b12019-12-08 08:17:56 +010067#define STM32MP_NS_SYSRAM_SIZE PAGE_SIZE
68#define STM32MP_NS_SYSRAM_BASE (STM32MP_SYSRAM_BASE + \
69 STM32MP_SYSRAM_SIZE - \
70 STM32MP_NS_SYSRAM_SIZE)
71
Etienne Carriere34f0e932020-07-16 17:36:18 +020072#define STM32MP_SCMI_NS_SHM_BASE STM32MP_NS_SYSRAM_BASE
73#define STM32MP_SCMI_NS_SHM_SIZE STM32MP_NS_SYSRAM_SIZE
74
Etienne Carriere72369b12019-12-08 08:17:56 +010075#define STM32MP_SEC_SYSRAM_BASE STM32MP_SYSRAM_BASE
76#define STM32MP_SEC_SYSRAM_SIZE (STM32MP_SYSRAM_SIZE - \
77 STM32MP_NS_SYSRAM_SIZE)
78
Yann Gautier4b0c72a2018-07-16 10:54:09 +020079/* DDR configuration */
Yann Gautiera2e2a302019-02-14 11:13:39 +010080#define STM32MP_DDR_BASE U(0xC0000000)
81#define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */
Yann Gautierb3386f72019-04-19 09:41:01 +020082#ifdef AARCH32_SP_OPTEE
83#define STM32MP_DDR_S_SIZE U(0x01E00000) /* 30 MB */
84#define STM32MP_DDR_SHMEM_SIZE U(0x00200000) /* 2 MB */
Yann Gautier8f268c82020-02-26 13:39:44 +010085#else
86#define STM32MP_DDR_S_SIZE U(0)
87#define STM32MP_DDR_SHMEM_SIZE U(0)
Yann Gautierb3386f72019-04-19 09:41:01 +020088#endif
Yann Gautier4b0c72a2018-07-16 10:54:09 +020089
90/* DDR power initializations */
Julius Werner53456fc2019-07-09 13:49:11 -070091#ifndef __ASSEMBLER__
Yann Gautier4b0c72a2018-07-16 10:54:09 +020092enum ddr_type {
93 STM32MP_DDR3,
94 STM32MP_LPDDR2,
Yann Gautier917a00c2019-04-16 16:20:58 +020095 STM32MP_LPDDR3
Yann Gautier4b0c72a2018-07-16 10:54:09 +020096};
97#endif
98
99/* Section used inside TF binaries */
Nicolas Le Bayon07084412019-09-27 11:05:31 +0200100#define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200101/* 256 Octets reserved for header */
Yann Gautiera2e2a302019-02-14 11:13:39 +0100102#define STM32MP_HEADER_SIZE U(0x00000100)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200103
Etienne Carriere72369b12019-12-08 08:17:56 +0100104#define STM32MP_BINARY_BASE (STM32MP_SEC_SYSRAM_BASE + \
Yann Gautiera2e2a302019-02-14 11:13:39 +0100105 STM32MP_PARAM_LOAD_SIZE + \
106 STM32MP_HEADER_SIZE)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200107
Etienne Carriere72369b12019-12-08 08:17:56 +0100108#define STM32MP_BINARY_SIZE (STM32MP_SEC_SYSRAM_SIZE - \
Yann Gautiera2e2a302019-02-14 11:13:39 +0100109 (STM32MP_PARAM_LOAD_SIZE + \
110 STM32MP_HEADER_SIZE))
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200111
Yann Gautierb3386f72019-04-19 09:41:01 +0200112#ifdef AARCH32_SP_OPTEE
113#define STM32MP_BL32_SIZE U(0)
114
Etienne Carriere72369b12019-12-08 08:17:56 +0100115#define STM32MP_OPTEE_BASE STM32MP_SEC_SYSRAM_BASE
Yann Gautierb3386f72019-04-19 09:41:01 +0200116
117#define STM32MP_OPTEE_SIZE (STM32MP_DTB_BASE - \
118 STM32MP_OPTEE_BASE)
119#else
Nicolas Le Bayon07084412019-09-27 11:05:31 +0200120#define STM32MP_BL32_SIZE U(0x00012000) /* 72 KB for BL32 */
Yann Gautierb3386f72019-04-19 09:41:01 +0200121#endif
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200122
Etienne Carriere72369b12019-12-08 08:17:56 +0100123#define STM32MP_BL32_BASE (STM32MP_SEC_SYSRAM_BASE + \
124 STM32MP_SEC_SYSRAM_SIZE - \
Yann Gautiera2e2a302019-02-14 11:13:39 +0100125 STM32MP_BL32_SIZE)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200126
Lionel Debieve402a46b2019-11-04 12:28:15 +0100127#define STM32MP_BL2_SIZE U(0x0001A000) /* 100 KB for BL2 */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200128
Yann Gautiera2e2a302019-02-14 11:13:39 +0100129#define STM32MP_BL2_BASE (STM32MP_BL32_BASE - \
130 STM32MP_BL2_SIZE)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200131
Nicolas Le Bayon07084412019-09-27 11:05:31 +0200132/* BL2 and BL32/sp_min require 4 tables */
133#define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200134
135/*
136 * MAX_MMAP_REGIONS is usually:
137 * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup
138 */
Yann Gautier9d135e42018-07-16 19:36:06 +0200139#if defined(IMAGE_BL2)
140 #define MAX_MMAP_REGIONS 11
141#endif
142#if defined(IMAGE_BL32)
143 #define MAX_MMAP_REGIONS 6
144#endif
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200145
146/* DTB initialization value */
Nicolas Le Bayon07084412019-09-27 11:05:31 +0200147#define STM32MP_DTB_SIZE U(0x00005000) /* 20 KB for DTB */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200148
Yann Gautiera2e2a302019-02-14 11:13:39 +0100149#define STM32MP_DTB_BASE (STM32MP_BL2_BASE - \
150 STM32MP_DTB_SIZE)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200151
Yann Gautiera2e2a302019-02-14 11:13:39 +0100152#define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000))
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200153
Lionel Debieve402a46b2019-11-04 12:28:15 +0100154/* Define maximum page size for NAND devices */
155#define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000)
156
157/*******************************************************************************
158 * STM32MP1 RAW partition offset for MTD devices
159 ******************************************************************************/
Lionel Debievecb0dbc42019-09-25 09:11:31 +0200160#define STM32MP_NOR_BL33_OFFSET U(0x00080000)
161#ifdef AARCH32_SP_OPTEE
162#define STM32MP_NOR_TEEH_OFFSET U(0x00280000)
163#define STM32MP_NOR_TEED_OFFSET U(0x002C0000)
164#define STM32MP_NOR_TEEX_OFFSET U(0x00300000)
165#endif
166
Lionel Debieve402a46b2019-11-04 12:28:15 +0100167#define STM32MP_NAND_BL33_OFFSET U(0x00200000)
168#ifdef AARCH32_SP_OPTEE
169#define STM32MP_NAND_TEEH_OFFSET U(0x00600000)
170#define STM32MP_NAND_TEED_OFFSET U(0x00680000)
171#define STM32MP_NAND_TEEX_OFFSET U(0x00700000)
172#endif
173
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200174/*******************************************************************************
175 * STM32MP1 device/io map related constants (used for MMU)
176 ******************************************************************************/
177#define STM32MP1_DEVICE1_BASE U(0x40000000)
178#define STM32MP1_DEVICE1_SIZE U(0x40000000)
179
180#define STM32MP1_DEVICE2_BASE U(0x80000000)
181#define STM32MP1_DEVICE2_SIZE U(0x40000000)
182
183/*******************************************************************************
184 * STM32MP1 RCC
185 ******************************************************************************/
186#define RCC_BASE U(0x50000000)
187
188/*******************************************************************************
189 * STM32MP1 PWR
190 ******************************************************************************/
191#define PWR_BASE U(0x50001000)
192
193/*******************************************************************************
Yann Gautier038bff22019-01-17 19:17:47 +0100194 * STM32MP1 GPIO
195 ******************************************************************************/
196#define GPIOA_BASE U(0x50002000)
197#define GPIOB_BASE U(0x50003000)
198#define GPIOC_BASE U(0x50004000)
199#define GPIOD_BASE U(0x50005000)
200#define GPIOE_BASE U(0x50006000)
201#define GPIOF_BASE U(0x50007000)
202#define GPIOG_BASE U(0x50008000)
203#define GPIOH_BASE U(0x50009000)
204#define GPIOI_BASE U(0x5000A000)
205#define GPIOJ_BASE U(0x5000B000)
206#define GPIOK_BASE U(0x5000C000)
207#define GPIOZ_BASE U(0x54004000)
208#define GPIO_BANK_OFFSET U(0x1000)
209
210/* Bank IDs used in GPIO driver API */
211#define GPIO_BANK_A U(0)
212#define GPIO_BANK_B U(1)
213#define GPIO_BANK_C U(2)
214#define GPIO_BANK_D U(3)
215#define GPIO_BANK_E U(4)
216#define GPIO_BANK_F U(5)
217#define GPIO_BANK_G U(6)
218#define GPIO_BANK_H U(7)
219#define GPIO_BANK_I U(8)
220#define GPIO_BANK_J U(9)
221#define GPIO_BANK_K U(10)
222#define GPIO_BANK_Z U(25)
223
224#define STM32MP_GPIOZ_PIN_MAX_COUNT 8
225
226/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200227 * STM32MP1 UART
228 ******************************************************************************/
229#define USART1_BASE U(0x5C000000)
230#define USART2_BASE U(0x4000E000)
231#define USART3_BASE U(0x4000F000)
232#define UART4_BASE U(0x40010000)
233#define UART5_BASE U(0x40011000)
234#define USART6_BASE U(0x44003000)
235#define UART7_BASE U(0x40018000)
236#define UART8_BASE U(0x40019000)
Yann Gautiera2e2a302019-02-14 11:13:39 +0100237#define STM32MP_UART_BAUDRATE U(115200)
Yann Gautier038bff22019-01-17 19:17:47 +0100238
239/* For UART crash console */
Yann Gautiera2e2a302019-02-14 11:13:39 +0100240#define STM32MP_DEBUG_USART_BASE UART4_BASE
Yann Gautier038bff22019-01-17 19:17:47 +0100241/* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */
Yann Gautiera2e2a302019-02-14 11:13:39 +0100242#define STM32MP_DEBUG_USART_CLK_FRQ 64000000
Yann Gautier038bff22019-01-17 19:17:47 +0100243#define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE
244#define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR
245#define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN
246#define DEBUG_UART_TX_GPIO_PORT 11
247#define DEBUG_UART_TX_GPIO_ALTERNATE 6
248#define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR
249#define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI
250#define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR
251#define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200252
253/*******************************************************************************
Etienne Carrieree96162e2020-04-10 11:32:54 +0200254 * STM32MP1 ETZPC
255 ******************************************************************************/
256#define STM32MP1_ETZPC_BASE U(0x5C007000)
257
258/* ETZPC TZMA IDs */
259#define STM32MP1_ETZPC_TZMA_ROM U(0)
260#define STM32MP1_ETZPC_TZMA_SYSRAM U(1)
261
262#define STM32MP1_ETZPC_TZMA_ALL_SECURE GENMASK_32(9, 0)
263
264/* ETZPC DECPROT IDs */
265#define STM32MP1_ETZPC_STGENC_ID 0
266#define STM32MP1_ETZPC_BKPSRAM_ID 1
267#define STM32MP1_ETZPC_IWDG1_ID 2
268#define STM32MP1_ETZPC_USART1_ID 3
269#define STM32MP1_ETZPC_SPI6_ID 4
270#define STM32MP1_ETZPC_I2C4_ID 5
271#define STM32MP1_ETZPC_RNG1_ID 7
272#define STM32MP1_ETZPC_HASH1_ID 8
273#define STM32MP1_ETZPC_CRYP1_ID 9
274#define STM32MP1_ETZPC_DDRCTRL_ID 10
275#define STM32MP1_ETZPC_DDRPHYC_ID 11
276#define STM32MP1_ETZPC_I2C6_ID 12
277#define STM32MP1_ETZPC_SEC_ID_LIMIT 13
278
279#define STM32MP1_ETZPC_TIM2_ID 16
280#define STM32MP1_ETZPC_TIM3_ID 17
281#define STM32MP1_ETZPC_TIM4_ID 18
282#define STM32MP1_ETZPC_TIM5_ID 19
283#define STM32MP1_ETZPC_TIM6_ID 20
284#define STM32MP1_ETZPC_TIM7_ID 21
285#define STM32MP1_ETZPC_TIM12_ID 22
286#define STM32MP1_ETZPC_TIM13_ID 23
287#define STM32MP1_ETZPC_TIM14_ID 24
288#define STM32MP1_ETZPC_LPTIM1_ID 25
289#define STM32MP1_ETZPC_WWDG1_ID 26
290#define STM32MP1_ETZPC_SPI2_ID 27
291#define STM32MP1_ETZPC_SPI3_ID 28
292#define STM32MP1_ETZPC_SPDIFRX_ID 29
293#define STM32MP1_ETZPC_USART2_ID 30
294#define STM32MP1_ETZPC_USART3_ID 31
295#define STM32MP1_ETZPC_UART4_ID 32
296#define STM32MP1_ETZPC_UART5_ID 33
297#define STM32MP1_ETZPC_I2C1_ID 34
298#define STM32MP1_ETZPC_I2C2_ID 35
299#define STM32MP1_ETZPC_I2C3_ID 36
300#define STM32MP1_ETZPC_I2C5_ID 37
301#define STM32MP1_ETZPC_CEC_ID 38
302#define STM32MP1_ETZPC_DAC_ID 39
303#define STM32MP1_ETZPC_UART7_ID 40
304#define STM32MP1_ETZPC_UART8_ID 41
305#define STM32MP1_ETZPC_MDIOS_ID 44
306#define STM32MP1_ETZPC_TIM1_ID 48
307#define STM32MP1_ETZPC_TIM8_ID 49
308#define STM32MP1_ETZPC_USART6_ID 51
309#define STM32MP1_ETZPC_SPI1_ID 52
310#define STM32MP1_ETZPC_SPI4_ID 53
311#define STM32MP1_ETZPC_TIM15_ID 54
312#define STM32MP1_ETZPC_TIM16_ID 55
313#define STM32MP1_ETZPC_TIM17_ID 56
314#define STM32MP1_ETZPC_SPI5_ID 57
315#define STM32MP1_ETZPC_SAI1_ID 58
316#define STM32MP1_ETZPC_SAI2_ID 59
317#define STM32MP1_ETZPC_SAI3_ID 60
318#define STM32MP1_ETZPC_DFSDM_ID 61
319#define STM32MP1_ETZPC_TT_FDCAN_ID 62
320#define STM32MP1_ETZPC_LPTIM2_ID 64
321#define STM32MP1_ETZPC_LPTIM3_ID 65
322#define STM32MP1_ETZPC_LPTIM4_ID 66
323#define STM32MP1_ETZPC_LPTIM5_ID 67
324#define STM32MP1_ETZPC_SAI4_ID 68
325#define STM32MP1_ETZPC_VREFBUF_ID 69
326#define STM32MP1_ETZPC_DCMI_ID 70
327#define STM32MP1_ETZPC_CRC2_ID 71
328#define STM32MP1_ETZPC_ADC_ID 72
329#define STM32MP1_ETZPC_HASH2_ID 73
330#define STM32MP1_ETZPC_RNG2_ID 74
331#define STM32MP1_ETZPC_CRYP2_ID 75
332#define STM32MP1_ETZPC_SRAM1_ID 80
333#define STM32MP1_ETZPC_SRAM2_ID 81
334#define STM32MP1_ETZPC_SRAM3_ID 82
335#define STM32MP1_ETZPC_SRAM4_ID 83
336#define STM32MP1_ETZPC_RETRAM_ID 84
337#define STM32MP1_ETZPC_OTG_ID 85
338#define STM32MP1_ETZPC_SDMMC3_ID 86
339#define STM32MP1_ETZPC_DLYBSD3_ID 87
340#define STM32MP1_ETZPC_DMA1_ID 88
341#define STM32MP1_ETZPC_DMA2_ID 89
342#define STM32MP1_ETZPC_DMAMUX_ID 90
343#define STM32MP1_ETZPC_FMC_ID 91
344#define STM32MP1_ETZPC_QSPI_ID 92
345#define STM32MP1_ETZPC_DLYBQ_ID 93
346#define STM32MP1_ETZPC_ETH_ID 94
347#define STM32MP1_ETZPC_RSV_ID 95
348
349#define STM32MP_ETZPC_MAX_ID 96
350
351/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200352 * STM32MP1 TZC (TZ400)
353 ******************************************************************************/
354#define STM32MP1_TZC_BASE U(0x5C006000)
355
356#define STM32MP1_TZC_A7_ID U(0)
Yann Gautiered342322019-02-15 17:33:27 +0100357#define STM32MP1_TZC_M4_ID U(1)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200358#define STM32MP1_TZC_LCD_ID U(3)
359#define STM32MP1_TZC_GPU_ID U(4)
360#define STM32MP1_TZC_MDMA_ID U(5)
361#define STM32MP1_TZC_DMA_ID U(6)
362#define STM32MP1_TZC_USB_HOST_ID U(7)
363#define STM32MP1_TZC_USB_OTG_ID U(8)
364#define STM32MP1_TZC_SDMMC_ID U(9)
365#define STM32MP1_TZC_ETH_ID U(10)
366#define STM32MP1_TZC_DAP_ID U(15)
367
Yann Gautier2f974232020-09-17 12:25:05 +0200368#define STM32MP1_FILTER_BIT_ALL (TZC_400_REGION_ATTR_FILTER_BIT(0) | \
369 TZC_400_REGION_ATTR_FILTER_BIT(1))
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200370
371/*******************************************************************************
372 * STM32MP1 SDMMC
373 ******************************************************************************/
Yann Gautiera2e2a302019-02-14 11:13:39 +0100374#define STM32MP_SDMMC1_BASE U(0x58005000)
375#define STM32MP_SDMMC2_BASE U(0x58007000)
376#define STM32MP_SDMMC3_BASE U(0x48004000)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200377
Yann Gautier4baf5822019-05-09 13:25:52 +0200378#define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/
379#define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/
380#define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/
381#define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/
382#define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200383
384/*******************************************************************************
Yann Gautier36a1e4b2019-01-17 14:52:47 +0100385 * STM32MP1 BSEC / OTP
386 ******************************************************************************/
387#define STM32MP1_OTP_MAX_ID 0x5FU
388#define STM32MP1_UPPER_OTP_START 0x20U
389
390#define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U)
391
392/* OTP offsets */
393#define DATA0_OTP U(0)
Yann Gautierc7374052019-06-04 18:02:37 +0200394#define PART_NUMBER_OTP U(1)
Lionel Debieve402a46b2019-11-04 12:28:15 +0100395#define NAND_OTP U(9)
Yann Gautierc7374052019-06-04 18:02:37 +0200396#define PACKAGE_OTP U(16)
Yann Gautier3edc7c32019-05-20 19:17:08 +0200397#define HW2_OTP U(18)
Yann Gautier36a1e4b2019-01-17 14:52:47 +0100398
399/* OTP mask */
400/* DATA0 */
401#define DATA0_OTP_SECURED BIT(6)
402
Yann Gautierc7374052019-06-04 18:02:37 +0200403/* PART NUMBER */
404#define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0)
405#define PART_NUMBER_OTP_PART_SHIFT 0
406
407/* PACKAGE */
408#define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27)
409#define PACKAGE_OTP_PKG_SHIFT 27
410
Yann Gautier091eab52019-06-04 18:06:34 +0200411/* IWDG OTP */
412#define HW2_OTP_IWDG_HW_POS U(3)
413#define HW2_OTP_IWDG_FZ_STOP_POS U(5)
414#define HW2_OTP_IWDG_FZ_STANDBY_POS U(7)
415
Yann Gautier3edc7c32019-05-20 19:17:08 +0200416/* HW2 OTP */
417#define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13)
418
Lionel Debieve402a46b2019-11-04 12:28:15 +0100419/* NAND OTP */
420/* NAND parameter storage flag */
421#define NAND_PARAM_STORED_IN_OTP BIT(31)
422
423/* NAND page size in bytes */
424#define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29)
425#define NAND_PAGE_SIZE_SHIFT 29
426#define NAND_PAGE_SIZE_2K U(0)
427#define NAND_PAGE_SIZE_4K U(1)
428#define NAND_PAGE_SIZE_8K U(2)
429
430/* NAND block size in pages */
431#define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27)
432#define NAND_BLOCK_SIZE_SHIFT 27
433#define NAND_BLOCK_SIZE_64_PAGES U(0)
434#define NAND_BLOCK_SIZE_128_PAGES U(1)
435#define NAND_BLOCK_SIZE_256_PAGES U(2)
436
437/* NAND number of block (in unit of 256 blocs) */
438#define NAND_BLOCK_NB_MASK GENMASK_32(26, 19)
439#define NAND_BLOCK_NB_SHIFT 19
440#define NAND_BLOCK_NB_UNIT U(256)
441
442/* NAND bus width in bits */
443#define NAND_WIDTH_MASK BIT(18)
444#define NAND_WIDTH_SHIFT 18
445
446/* NAND number of ECC bits per 512 bytes */
447#define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15)
448#define NAND_ECC_BIT_NB_SHIFT 15
449#define NAND_ECC_BIT_NB_UNSET U(0)
450#define NAND_ECC_BIT_NB_1_BITS U(1)
451#define NAND_ECC_BIT_NB_4_BITS U(2)
452#define NAND_ECC_BIT_NB_8_BITS U(3)
453#define NAND_ECC_ON_DIE U(4)
454
Lionel Debieve186b0462019-09-24 18:30:12 +0200455/* NAND number of planes */
456#define NAND_PLANE_BIT_NB_MASK BIT(14)
457
Yann Gautier36a1e4b2019-01-17 14:52:47 +0100458/*******************************************************************************
Yann Gautier41934662018-07-20 11:36:05 +0200459 * STM32MP1 TAMP
460 ******************************************************************************/
461#define TAMP_BASE U(0x5C00A000)
462#define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100))
463
Julius Werner53456fc2019-07-09 13:49:11 -0700464#if !(defined(__LINKER__) || defined(__ASSEMBLER__))
Yann Gautier41934662018-07-20 11:36:05 +0200465static inline uint32_t tamp_bkpr(uint32_t idx)
466{
467 return TAMP_BKP_REGISTER_BASE + (idx << 2);
468}
469#endif
470
471/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200472 * STM32MP1 DDRCTRL
473 ******************************************************************************/
474#define DDRCTRL_BASE U(0x5A003000)
475
476/*******************************************************************************
477 * STM32MP1 DDRPHYC
478 ******************************************************************************/
479#define DDRPHYC_BASE U(0x5A004000)
480
481/*******************************************************************************
Yann Gautier091eab52019-06-04 18:06:34 +0200482 * STM32MP1 IWDG
483 ******************************************************************************/
484#define IWDG_MAX_INSTANCE U(2)
485#define IWDG1_INST U(0)
486#define IWDG2_INST U(1)
487
488#define IWDG1_BASE U(0x5C003000)
489#define IWDG2_BASE U(0x5A002000)
490
491/*******************************************************************************
Etienne Carriere0cfbff92020-05-13 10:16:21 +0200492 * Miscellaneous STM32MP1 peripherals base address
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200493 ******************************************************************************/
Yann Gautiera18f61b2020-05-05 17:58:40 +0200494#define BSEC_BASE U(0x5C005000)
Etienne Carriere0cfbff92020-05-13 10:16:21 +0200495#define CRYP1_BASE U(0x54001000)
Yann Gautier091eab52019-06-04 18:06:34 +0200496#define DBGMCU_BASE U(0x50081000)
Etienne Carriere0cfbff92020-05-13 10:16:21 +0200497#define HASH1_BASE U(0x54002000)
498#define I2C4_BASE U(0x5C002000)
499#define I2C6_BASE U(0x5c009000)
500#define RNG1_BASE U(0x54003000)
501#define RTC_BASE U(0x5c004000)
502#define SPI6_BASE U(0x5c001000)
Yann Gautiera18f61b2020-05-05 17:58:40 +0200503#define STGEN_BASE U(0x5c008000)
504#define SYSCFG_BASE U(0x50020000)
Yann Gautier091eab52019-06-04 18:06:34 +0200505
506/*******************************************************************************
Yann Gautier4d429472019-02-14 11:15:20 +0100507 * Device Tree defines
508 ******************************************************************************/
Yann Gautier35dc0772019-05-13 18:34:48 +0200509#define DT_BSEC_COMPAT "st,stm32mp15-bsec"
Yann Gautier091eab52019-06-04 18:06:34 +0200510#define DT_IWDG_COMPAT "st,stm32mp1-iwdg"
Yann Gautier4ede20a2020-09-18 15:04:14 +0200511#define DT_PWR_COMPAT "st,stm32mp1,pwr-reg"
Yann Gautier4d429472019-02-14 11:15:20 +0100512#define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc"
513
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200514#endif /* STM32MP1_DEF_H */