blob: 77a95e68aa5eaf97a647643d042f5324a43b511f [file] [log] [blame]
Yann Gautier4b0c72a2018-07-16 10:54:09 +02001/*
Yann Gautierf9d40d52019-01-17 14:41:46 +01002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Yann Gautier4b0c72a2018-07-16 10:54:09 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef STM32MP1_DEF_H
8#define STM32MP1_DEF_H
9
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <common/tbbr/tbbr_img_def.h>
Yann Gautierb5d2ed42019-02-14 11:13:50 +010011#include <drivers/st/stm32mp1_rcc.h>
12#include <dt-bindings/clock/stm32mp1-clks.h>
13#include <dt-bindings/reset/stm32mp1-resets.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <lib/utils_def.h>
15#include <lib/xlat_tables/xlat_tables_defs.h>
Yann Gautier4b0c72a2018-07-16 10:54:09 +020016
Julius Werner53456fc2019-07-09 13:49:11 -070017#ifndef __ASSEMBLER__
Yann Gautier091eab52019-06-04 18:06:34 +020018#include <drivers/st/bsec.h>
Yann Gautierb5d2ed42019-02-14 11:13:50 +010019#include <drivers/st/stm32mp1_clk.h>
20
Yann Gautier57e282b2019-01-07 11:17:24 +010021#include <boot_api.h>
Yann Gautieree8f5422019-02-14 11:13:25 +010022#include <stm32mp_common.h>
23#include <stm32mp_dt.h>
Yann Gautiere4a3c352019-02-14 10:53:33 +010024#include <stm32mp_shres_helpers.h>
Yann Gautierc7374052019-06-04 18:02:37 +020025#include <stm32mp1_dbgmcu.h>
Yann Gautier57e282b2019-01-07 11:17:24 +010026#include <stm32mp1_private.h>
27#endif
28
Yann Gautier4b0c72a2018-07-16 10:54:09 +020029/*******************************************************************************
Yann Gautierc7374052019-06-04 18:02:37 +020030 * CHIP ID
31 ******************************************************************************/
32#define STM32MP157C_PART_NB U(0x05000000)
33#define STM32MP157A_PART_NB U(0x05000001)
34#define STM32MP153C_PART_NB U(0x05000024)
35#define STM32MP153A_PART_NB U(0x05000025)
36#define STM32MP151C_PART_NB U(0x0500002E)
37#define STM32MP151A_PART_NB U(0x0500002F)
38
39#define STM32MP1_REV_B U(0x2000)
40
41/*******************************************************************************
42 * PACKAGE ID
43 ******************************************************************************/
44#define PKG_AA_LFBGA448 U(4)
45#define PKG_AB_LFBGA354 U(3)
46#define PKG_AC_TFBGA361 U(2)
47#define PKG_AD_TFBGA257 U(1)
48
49/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +020050 * STM32MP1 memory map related constants
51 ******************************************************************************/
52
Yann Gautiera2e2a302019-02-14 11:13:39 +010053#define STM32MP_SYSRAM_BASE U(0x2FFC0000)
54#define STM32MP_SYSRAM_SIZE U(0x00040000)
Yann Gautier4b0c72a2018-07-16 10:54:09 +020055
56/* DDR configuration */
Yann Gautiera2e2a302019-02-14 11:13:39 +010057#define STM32MP_DDR_BASE U(0xC0000000)
58#define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */
Yann Gautierb3386f72019-04-19 09:41:01 +020059#ifdef AARCH32_SP_OPTEE
60#define STM32MP_DDR_S_SIZE U(0x01E00000) /* 30 MB */
61#define STM32MP_DDR_SHMEM_SIZE U(0x00200000) /* 2 MB */
62#endif
Yann Gautier4b0c72a2018-07-16 10:54:09 +020063
64/* DDR power initializations */
Julius Werner53456fc2019-07-09 13:49:11 -070065#ifndef __ASSEMBLER__
Yann Gautier4b0c72a2018-07-16 10:54:09 +020066enum ddr_type {
67 STM32MP_DDR3,
68 STM32MP_LPDDR2,
69};
70#endif
71
72/* Section used inside TF binaries */
Yann Gautiera2e2a302019-02-14 11:13:39 +010073#define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 Ko for param */
Yann Gautier4b0c72a2018-07-16 10:54:09 +020074/* 256 Octets reserved for header */
Yann Gautiera2e2a302019-02-14 11:13:39 +010075#define STM32MP_HEADER_SIZE U(0x00000100)
Yann Gautier4b0c72a2018-07-16 10:54:09 +020076
Yann Gautiera2e2a302019-02-14 11:13:39 +010077#define STM32MP_BINARY_BASE (STM32MP_SYSRAM_BASE + \
78 STM32MP_PARAM_LOAD_SIZE + \
79 STM32MP_HEADER_SIZE)
Yann Gautier4b0c72a2018-07-16 10:54:09 +020080
Yann Gautiera2e2a302019-02-14 11:13:39 +010081#define STM32MP_BINARY_SIZE (STM32MP_SYSRAM_SIZE - \
82 (STM32MP_PARAM_LOAD_SIZE + \
83 STM32MP_HEADER_SIZE))
Yann Gautier4b0c72a2018-07-16 10:54:09 +020084
Yann Gautierb3386f72019-04-19 09:41:01 +020085#ifdef AARCH32_SP_OPTEE
86#define STM32MP_BL32_SIZE U(0)
87
88#define STM32MP_OPTEE_BASE STM32MP_SYSRAM_BASE
89
90#define STM32MP_OPTEE_SIZE (STM32MP_DTB_BASE - \
91 STM32MP_OPTEE_BASE)
92#else
Yann Gautier4b0c72a2018-07-16 10:54:09 +020093#if STACK_PROTECTOR_ENABLED
Yann Gautiera2e2a302019-02-14 11:13:39 +010094#define STM32MP_BL32_SIZE U(0x00012000) /* 72 Ko for BL32 */
Yann Gautier4b0c72a2018-07-16 10:54:09 +020095#else
Yann Gautiera2e2a302019-02-14 11:13:39 +010096#define STM32MP_BL32_SIZE U(0x00011000) /* 68 Ko for BL32 */
Yann Gautier4b0c72a2018-07-16 10:54:09 +020097#endif
Yann Gautierb3386f72019-04-19 09:41:01 +020098#endif
Yann Gautier4b0c72a2018-07-16 10:54:09 +020099
Yann Gautiera2e2a302019-02-14 11:13:39 +0100100#define STM32MP_BL32_BASE (STM32MP_SYSRAM_BASE + \
101 STM32MP_SYSRAM_SIZE - \
102 STM32MP_BL32_SIZE)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200103
Yann Gautierb3386f72019-04-19 09:41:01 +0200104#ifdef AARCH32_SP_OPTEE
105#if STACK_PROTECTOR_ENABLED
106#define STM32MP_BL2_SIZE U(0x00019000) /* 100 Ko for BL2 */
107#else
108#define STM32MP_BL2_SIZE U(0x00017000) /* 92 Ko for BL2 */
109#endif
110#else
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200111#if STACK_PROTECTOR_ENABLED
Yann Gautier091eab52019-06-04 18:06:34 +0200112#define STM32MP_BL2_SIZE U(0x00018000) /* 96 Ko for BL2 */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200113#else
Yann Gautier091eab52019-06-04 18:06:34 +0200114#define STM32MP_BL2_SIZE U(0x00016000) /* 88 Ko for BL2 */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200115#endif
Yann Gautierb3386f72019-04-19 09:41:01 +0200116#endif
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200117
Yann Gautiera2e2a302019-02-14 11:13:39 +0100118#define STM32MP_BL2_BASE (STM32MP_BL32_BASE - \
119 STM32MP_BL2_SIZE)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200120
121/* BL2 and BL32/sp_min require 5 tables */
122#define MAX_XLAT_TABLES 5
123
124/*
125 * MAX_MMAP_REGIONS is usually:
126 * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup
127 */
Yann Gautier9d135e42018-07-16 19:36:06 +0200128#if defined(IMAGE_BL2)
129 #define MAX_MMAP_REGIONS 11
130#endif
131#if defined(IMAGE_BL32)
132 #define MAX_MMAP_REGIONS 6
133#endif
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200134
135/* DTB initialization value */
Yann Gautier33b96fc2019-04-19 10:55:03 +0200136#define STM32MP_DTB_SIZE U(0x00005000) /* 20Ko for DTB */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200137
Yann Gautiera2e2a302019-02-14 11:13:39 +0100138#define STM32MP_DTB_BASE (STM32MP_BL2_BASE - \
139 STM32MP_DTB_SIZE)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200140
Yann Gautiera2e2a302019-02-14 11:13:39 +0100141#define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000))
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200142
143/*******************************************************************************
144 * STM32MP1 device/io map related constants (used for MMU)
145 ******************************************************************************/
146#define STM32MP1_DEVICE1_BASE U(0x40000000)
147#define STM32MP1_DEVICE1_SIZE U(0x40000000)
148
149#define STM32MP1_DEVICE2_BASE U(0x80000000)
150#define STM32MP1_DEVICE2_SIZE U(0x40000000)
151
152/*******************************************************************************
153 * STM32MP1 RCC
154 ******************************************************************************/
155#define RCC_BASE U(0x50000000)
156
157/*******************************************************************************
158 * STM32MP1 PWR
159 ******************************************************************************/
160#define PWR_BASE U(0x50001000)
161
162/*******************************************************************************
Yann Gautier038bff22019-01-17 19:17:47 +0100163 * STM32MP1 GPIO
164 ******************************************************************************/
165#define GPIOA_BASE U(0x50002000)
166#define GPIOB_BASE U(0x50003000)
167#define GPIOC_BASE U(0x50004000)
168#define GPIOD_BASE U(0x50005000)
169#define GPIOE_BASE U(0x50006000)
170#define GPIOF_BASE U(0x50007000)
171#define GPIOG_BASE U(0x50008000)
172#define GPIOH_BASE U(0x50009000)
173#define GPIOI_BASE U(0x5000A000)
174#define GPIOJ_BASE U(0x5000B000)
175#define GPIOK_BASE U(0x5000C000)
176#define GPIOZ_BASE U(0x54004000)
177#define GPIO_BANK_OFFSET U(0x1000)
178
179/* Bank IDs used in GPIO driver API */
180#define GPIO_BANK_A U(0)
181#define GPIO_BANK_B U(1)
182#define GPIO_BANK_C U(2)
183#define GPIO_BANK_D U(3)
184#define GPIO_BANK_E U(4)
185#define GPIO_BANK_F U(5)
186#define GPIO_BANK_G U(6)
187#define GPIO_BANK_H U(7)
188#define GPIO_BANK_I U(8)
189#define GPIO_BANK_J U(9)
190#define GPIO_BANK_K U(10)
191#define GPIO_BANK_Z U(25)
192
193#define STM32MP_GPIOZ_PIN_MAX_COUNT 8
194
195/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200196 * STM32MP1 UART
197 ******************************************************************************/
198#define USART1_BASE U(0x5C000000)
199#define USART2_BASE U(0x4000E000)
200#define USART3_BASE U(0x4000F000)
201#define UART4_BASE U(0x40010000)
202#define UART5_BASE U(0x40011000)
203#define USART6_BASE U(0x44003000)
204#define UART7_BASE U(0x40018000)
205#define UART8_BASE U(0x40019000)
Yann Gautiera2e2a302019-02-14 11:13:39 +0100206#define STM32MP_UART_BAUDRATE U(115200)
Yann Gautier038bff22019-01-17 19:17:47 +0100207
208/* For UART crash console */
Yann Gautiera2e2a302019-02-14 11:13:39 +0100209#define STM32MP_DEBUG_USART_BASE UART4_BASE
Yann Gautier038bff22019-01-17 19:17:47 +0100210/* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */
Yann Gautiera2e2a302019-02-14 11:13:39 +0100211#define STM32MP_DEBUG_USART_CLK_FRQ 64000000
Yann Gautier038bff22019-01-17 19:17:47 +0100212#define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE
213#define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR
214#define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN
215#define DEBUG_UART_TX_GPIO_PORT 11
216#define DEBUG_UART_TX_GPIO_ALTERNATE 6
217#define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR
218#define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI
219#define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR
220#define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200221
222/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200223 * STM32MP1 TZC (TZ400)
224 ******************************************************************************/
225#define STM32MP1_TZC_BASE U(0x5C006000)
226
227#define STM32MP1_TZC_A7_ID U(0)
Yann Gautiered342322019-02-15 17:33:27 +0100228#define STM32MP1_TZC_M4_ID U(1)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200229#define STM32MP1_TZC_LCD_ID U(3)
230#define STM32MP1_TZC_GPU_ID U(4)
231#define STM32MP1_TZC_MDMA_ID U(5)
232#define STM32MP1_TZC_DMA_ID U(6)
233#define STM32MP1_TZC_USB_HOST_ID U(7)
234#define STM32MP1_TZC_USB_OTG_ID U(8)
235#define STM32MP1_TZC_SDMMC_ID U(9)
236#define STM32MP1_TZC_ETH_ID U(10)
237#define STM32MP1_TZC_DAP_ID U(15)
238
Yann Gautierf9d40d52019-01-17 14:41:46 +0100239#define STM32MP1_FILTER_BIT_ALL U(3)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200240
241/*******************************************************************************
242 * STM32MP1 SDMMC
243 ******************************************************************************/
Yann Gautiera2e2a302019-02-14 11:13:39 +0100244#define STM32MP_SDMMC1_BASE U(0x58005000)
245#define STM32MP_SDMMC2_BASE U(0x58007000)
246#define STM32MP_SDMMC3_BASE U(0x48004000)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200247
Yann Gautier4baf5822019-05-09 13:25:52 +0200248#define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/
249#define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/
250#define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/
251#define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/
252#define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200253
254/*******************************************************************************
Yann Gautier36a1e4b2019-01-17 14:52:47 +0100255 * STM32MP1 BSEC / OTP
256 ******************************************************************************/
257#define STM32MP1_OTP_MAX_ID 0x5FU
258#define STM32MP1_UPPER_OTP_START 0x20U
259
260#define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U)
261
262/* OTP offsets */
263#define DATA0_OTP U(0)
Yann Gautierc7374052019-06-04 18:02:37 +0200264#define PART_NUMBER_OTP U(1)
265#define PACKAGE_OTP U(16)
Yann Gautier3edc7c32019-05-20 19:17:08 +0200266#define HW2_OTP U(18)
Yann Gautier36a1e4b2019-01-17 14:52:47 +0100267
268/* OTP mask */
269/* DATA0 */
270#define DATA0_OTP_SECURED BIT(6)
271
Yann Gautierc7374052019-06-04 18:02:37 +0200272/* PART NUMBER */
273#define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0)
274#define PART_NUMBER_OTP_PART_SHIFT 0
275
276/* PACKAGE */
277#define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27)
278#define PACKAGE_OTP_PKG_SHIFT 27
279
Yann Gautier091eab52019-06-04 18:06:34 +0200280/* IWDG OTP */
281#define HW2_OTP_IWDG_HW_POS U(3)
282#define HW2_OTP_IWDG_FZ_STOP_POS U(5)
283#define HW2_OTP_IWDG_FZ_STANDBY_POS U(7)
284
Yann Gautier3edc7c32019-05-20 19:17:08 +0200285/* HW2 OTP */
286#define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13)
287
Yann Gautier36a1e4b2019-01-17 14:52:47 +0100288/*******************************************************************************
Yann Gautier41934662018-07-20 11:36:05 +0200289 * STM32MP1 TAMP
290 ******************************************************************************/
291#define TAMP_BASE U(0x5C00A000)
292#define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100))
293
Julius Werner53456fc2019-07-09 13:49:11 -0700294#if !(defined(__LINKER__) || defined(__ASSEMBLER__))
Yann Gautier41934662018-07-20 11:36:05 +0200295static inline uint32_t tamp_bkpr(uint32_t idx)
296{
297 return TAMP_BKP_REGISTER_BASE + (idx << 2);
298}
299#endif
300
301/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200302 * STM32MP1 DDRCTRL
303 ******************************************************************************/
304#define DDRCTRL_BASE U(0x5A003000)
305
306/*******************************************************************************
307 * STM32MP1 DDRPHYC
308 ******************************************************************************/
309#define DDRPHYC_BASE U(0x5A004000)
310
311/*******************************************************************************
Yann Gautier091eab52019-06-04 18:06:34 +0200312 * STM32MP1 IWDG
313 ******************************************************************************/
314#define IWDG_MAX_INSTANCE U(2)
315#define IWDG1_INST U(0)
316#define IWDG2_INST U(1)
317
318#define IWDG1_BASE U(0x5C003000)
319#define IWDG2_BASE U(0x5A002000)
320
321/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200322 * STM32MP1 I2C4
323 ******************************************************************************/
324#define I2C4_BASE U(0x5C002000)
325
Yann Gautier4d429472019-02-14 11:15:20 +0100326/*******************************************************************************
Yann Gautier091eab52019-06-04 18:06:34 +0200327 * STM32MP1 DBGMCU
328 ******************************************************************************/
329#define DBGMCU_BASE U(0x50081000)
330
331/*******************************************************************************
Yann Gautier4d429472019-02-14 11:15:20 +0100332 * Device Tree defines
333 ******************************************************************************/
Yann Gautier35dc0772019-05-13 18:34:48 +0200334#define DT_BSEC_COMPAT "st,stm32mp15-bsec"
Yann Gautier091eab52019-06-04 18:06:34 +0200335#define DT_IWDG_COMPAT "st,stm32mp1-iwdg"
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100336#define DT_PWR_COMPAT "st,stm32mp1-pwr"
Yann Gautier4d429472019-02-14 11:15:20 +0100337#define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc"
Yann Gautier3edc7c32019-05-20 19:17:08 +0200338#define DT_SYSCFG_COMPAT "st,stm32mp157-syscfg"
Yann Gautier4d429472019-02-14 11:15:20 +0100339
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200340#endif /* STM32MP1_DEF_H */