Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 1 | # |
Alexei Fedorov | 913cb7e | 2020-01-23 14:27:38 +0000 | [diff] [blame] | 2 | # Copyright (c) 2016-2020, ARM Limited and Contributors. All rights reserved. |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 3 | # |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | # SPDX-License-Identifier: BSD-3-Clause |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 5 | # |
| 6 | |
| 7 | # Default, static values for build variables, listed in alphabetic order. |
| 8 | # Dependencies between build options, if any, are handled in the top-level |
| 9 | # Makefile, after this file is included. This ensures that the former is better |
| 10 | # poised to handle dependencies, as all build variables would have a default |
| 11 | # value by then. |
| 12 | |
Antonio Nino Diaz | 80914a8 | 2018-08-08 16:28:43 +0100 | [diff] [blame] | 13 | # Use T32 by default |
| 14 | AARCH32_INSTRUCTION_SET := T32 |
| 15 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 16 | # The AArch32 Secure Payload to be built as BL32 image |
| 17 | AARCH32_SP := none |
| 18 | |
| 19 | # The Target build architecture. Supported values are: aarch64, aarch32. |
| 20 | ARCH := aarch64 |
| 21 | |
Jeenu Viswambharan | fca7680 | 2017-01-16 16:52:35 +0000 | [diff] [blame] | 22 | # ARM Architecture major and minor versions: 8.0 by default. |
| 23 | ARM_ARCH_MAJOR := 8 |
| 24 | ARM_ARCH_MINOR := 0 |
| 25 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 26 | # Base commit to perform code check on |
| 27 | BASE_COMMIT := origin/master |
| 28 | |
Roberto Vargas | e0e9946 | 2017-10-30 14:43:43 +0000 | [diff] [blame] | 29 | # Execute BL2 at EL3 |
| 30 | BL2_AT_EL3 := 0 |
| 31 | |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 32 | # BL2 image is stored in XIP memory, for now, this option is only supported |
| 33 | # when BL2_AT_EL3 is 1. |
| 34 | BL2_IN_XIP_MEM := 0 |
| 35 | |
Hadi Asyrafi | 461f8f4 | 2019-08-20 15:33:27 +0800 | [diff] [blame] | 36 | # Do dcache invalidate upon BL2 entry at EL3 |
| 37 | BL2_INV_DCACHE := 1 |
| 38 | |
Alexei Fedorov | 90f2e88 | 2019-05-24 12:17:09 +0100 | [diff] [blame] | 39 | # Select the branch protection features to use. |
| 40 | BRANCH_PROTECTION := 0 |
| 41 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 42 | # By default, consider that the platform may release several CPUs out of reset. |
| 43 | # The platform Makefile is free to override this value. |
| 44 | COLD_BOOT_SINGLE_CPU := 0 |
| 45 | |
Julius Werner | b624ae0 | 2017-06-09 15:17:15 -0700 | [diff] [blame] | 46 | # Flag to compile in coreboot support code. Exclude by default. The coreboot |
| 47 | # Makefile system will set this when compiling TF as part of a coreboot image. |
| 48 | COREBOOT := 0 |
| 49 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 50 | # For Chain of Trust |
| 51 | CREATE_KEYS := 1 |
| 52 | |
| 53 | # Build flag to include AArch32 registers in cpu context save and restore during |
| 54 | # world switch. This flag must be set to 0 for AArch64-only platforms. |
| 55 | CTX_INCLUDE_AARCH32_REGS := 1 |
| 56 | |
| 57 | # Include FP registers in cpu context |
| 58 | CTX_INCLUDE_FPREGS := 0 |
| 59 | |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 60 | # Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This |
| 61 | # must be set to 1 if the platform wants to use this feature in the Secure |
| 62 | # world. It is not needed to use it in the Non-secure world. |
| 63 | CTX_INCLUDE_PAUTH_REGS := 0 |
| 64 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 65 | # Debug build |
| 66 | DEBUG := 0 |
| 67 | |
Sumit Garg | 392e4df | 2019-11-15 10:43:00 +0530 | [diff] [blame] | 68 | # By default disable authenticated decryption support. |
| 69 | DECRYPTION_SUPPORT := none |
| 70 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 71 | # Build platform |
| 72 | DEFAULT_PLAT := fvp |
| 73 | |
Christoph Müllner | 4f088e4 | 2019-04-24 09:45:30 +0200 | [diff] [blame] | 74 | # Disable the generation of the binary image (ELF only). |
| 75 | DISABLE_BIN_GENERATION := 0 |
| 76 | |
Soby Mathew | 9fe8804 | 2018-03-26 12:43:37 +0100 | [diff] [blame] | 77 | # Enable capability to disable authentication dynamically. Only meant for |
| 78 | # development platforms. |
| 79 | DYN_DISABLE_AUTH := 0 |
| 80 | |
Jeenu Viswambharan | 2da918c | 2018-07-31 16:13:33 +0100 | [diff] [blame] | 81 | # Build option to enable MPAM for lower ELs |
| 82 | ENABLE_MPAM_FOR_LOWER_ELS := 0 |
| 83 | |
Soby Mathew | 078f1a4 | 2018-08-28 11:13:55 +0100 | [diff] [blame] | 84 | # Flag to Enable Position Independant support (PIE) |
| 85 | ENABLE_PIE := 0 |
| 86 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 87 | # Flag to enable Performance Measurement Framework |
| 88 | ENABLE_PMF := 0 |
| 89 | |
| 90 | # Flag to enable PSCI STATs functionality |
| 91 | ENABLE_PSCI_STAT := 0 |
| 92 | |
| 93 | # Flag to enable runtime instrumentation using PMF |
| 94 | ENABLE_RUNTIME_INSTRUMENTATION := 0 |
| 95 | |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 96 | # Flag to enable stack corruption protection |
| 97 | ENABLE_STACK_PROTECTOR := 0 |
| 98 | |
Jeenu Viswambharan | 10a6727 | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 99 | # Flag to enable exception handling in EL3 |
| 100 | EL3_EXCEPTION_HANDLING := 0 |
| 101 | |
Alexei Fedorov | 90f2e88 | 2019-05-24 12:17:09 +0100 | [diff] [blame] | 102 | # Flag to enable Branch Target Identification. |
| 103 | # Internal flag not meant for direct setting. |
| 104 | # Use BRANCH_PROTECTION to enable BTI. |
| 105 | ENABLE_BTI := 0 |
| 106 | |
| 107 | # Flag to enable Pointer Authentication. |
| 108 | # Internal flag not meant for direct setting. |
| 109 | # Use BRANCH_PROTECTION to enable PAUTH. |
Antonio Nino Diaz | 25cda67 | 2019-02-19 11:53:51 +0000 | [diff] [blame] | 110 | ENABLE_PAUTH := 0 |
| 111 | |
Sumit Garg | eec5244 | 2019-11-14 16:33:45 +0530 | [diff] [blame] | 112 | # By default BL31 encryption disabled |
| 113 | ENCRYPT_BL31 := 0 |
| 114 | |
| 115 | # By default BL32 encryption disabled |
| 116 | ENCRYPT_BL32 := 0 |
| 117 | |
| 118 | # Default dummy firmware encryption key |
| 119 | ENC_KEY := 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef |
| 120 | |
| 121 | # Default dummy nonce for firmware encryption |
| 122 | ENC_NONCE := 1234567890abcdef12345678 |
| 123 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 124 | # Build flag to treat usage of deprecated platform and framework APIs as error. |
| 125 | ERROR_DEPRECATED := 0 |
| 126 | |
Jeenu Viswambharan | f00da74 | 2017-12-08 12:13:51 +0000 | [diff] [blame] | 127 | # Fault injection support |
| 128 | FAULT_INJECTION_SUPPORT := 0 |
| 129 | |
Masahiro Yamada | 4d87eb4 | 2016-12-25 13:52:22 +0900 | [diff] [blame] | 130 | # Byte alignment that each component in FIP is aligned to |
| 131 | FIP_ALIGN := 0 |
| 132 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 133 | # Default FIP file name |
| 134 | FIP_NAME := fip.bin |
| 135 | |
| 136 | # Default FWU_FIP file name |
| 137 | FWU_FIP_NAME := fwu_fip.bin |
| 138 | |
Sumit Garg | eec5244 | 2019-11-14 16:33:45 +0530 | [diff] [blame] | 139 | # By default firmware encryption with SSK |
| 140 | FW_ENC_STATUS := 0 |
| 141 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 142 | # For Chain of Trust |
| 143 | GENERATE_COT := 0 |
| 144 | |
Jeenu Viswambharan | c06f05c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 145 | # Hint platform interrupt control layer that Group 0 interrupts are for EL3. By |
| 146 | # default, they are for Secure EL1. |
| 147 | GICV2_G0_FOR_EL3 := 0 |
| 148 | |
Jeenu Viswambharan | 96c7df0 | 2017-11-30 12:54:15 +0000 | [diff] [blame] | 149 | # Route External Aborts to EL3. Disabled by default; External Aborts are handled |
| 150 | # by lower ELs. |
| 151 | HANDLE_EA_EL3_FIRST := 0 |
| 152 | |
Jeenu Viswambharan | a10d64e | 2017-01-04 13:51:42 +0000 | [diff] [blame] | 153 | # Whether system coherency is managed in hardware, without explicit software |
| 154 | # operations. |
| 155 | HW_ASSISTED_COHERENCY := 0 |
| 156 | |
Soby Mathew | 13b1605 | 2017-08-31 11:49:32 +0100 | [diff] [blame] | 157 | # Set the default algorithm for the generation of Trusted Board Boot keys |
| 158 | KEY_ALG := rsa |
| 159 | |
Alexei Fedorov | 913cb7e | 2020-01-23 14:27:38 +0000 | [diff] [blame] | 160 | # Option to build TF with Measured Boot support |
| 161 | MEASURED_BOOT := 0 |
| 162 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 163 | # NS timer register save and restore |
| 164 | NS_TIMER_SWITCH := 0 |
| 165 | |
Varun Wadekar | 3f9002c | 2019-01-31 09:22:30 -0800 | [diff] [blame] | 166 | # Include lib/libc in the final image |
| 167 | OVERRIDE_LIBC := 0 |
| 168 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 169 | # Build PL011 UART driver in minimal generic UART mode |
| 170 | PL011_GENERIC_UART := 0 |
| 171 | |
| 172 | # By default, consider that the platform's reset address is not programmable. |
| 173 | # The platform Makefile is free to override this value. |
| 174 | PROGRAMMABLE_RESET_ADDRESS := 0 |
| 175 | |
Antonio Nino Diaz | 56b68ad | 2019-02-28 13:35:21 +0000 | [diff] [blame] | 176 | # Flag used to choose the power state format: Extended State-ID or Original |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 177 | PSCI_EXTENDED_STATE_ID := 0 |
| 178 | |
Jeenu Viswambharan | 9a7ce2f | 2018-04-04 16:07:11 +0100 | [diff] [blame] | 179 | # Enable RAS support |
| 180 | RAS_EXTENSION := 0 |
| 181 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 182 | # By default, BL1 acts as the reset handler, not BL31 |
| 183 | RESET_TO_BL31 := 0 |
| 184 | |
| 185 | # For Chain of Trust |
| 186 | SAVE_KEYS := 0 |
| 187 | |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 188 | # Software Delegated Exception support |
| 189 | SDEI_SUPPORT := 0 |
| 190 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 191 | # Whether code and read-only data should be put on separate memory pages. The |
| 192 | # platform Makefile is free to override this value. |
| 193 | SEPARATE_CODE_AND_RODATA := 0 |
| 194 | |
Samuel Holland | 31a14e1 | 2018-10-17 21:40:18 -0500 | [diff] [blame] | 195 | # Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a |
| 196 | # separate memory region, which may be discontiguous from the rest of BL31. |
| 197 | SEPARATE_NOBITS_REGION := 0 |
| 198 | |
Daniel Boulby | 468f0d7 | 2018-09-18 11:45:51 +0100 | [diff] [blame] | 199 | # If the BL31 image initialisation code is recalimed after use for the secondary |
| 200 | # cores stack |
| 201 | RECLAIM_INIT_CODE := 0 |
| 202 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 203 | # SPD choice |
| 204 | SPD := none |
| 205 | |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 206 | # Enable the Management Mode (MM)-based Secure Partition Manager implementation |
| 207 | SPM_MM := 0 |
Antonio Nino Diaz | 8cd7ea3 | 2018-10-30 11:08:08 +0000 | [diff] [blame] | 208 | |
Max Shvetsov | e7fd80e | 2020-02-25 13:55:00 +0000 | [diff] [blame] | 209 | # Use SPM at S-EL2 as a default config for SPMD |
| 210 | SPMD_SPM_AT_SEL2 := 1 |
| 211 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 212 | # Flag to introduce an infinite loop in BL1 just before it exits into the next |
| 213 | # image. This is meant to help debugging the post-BL2 phase. |
| 214 | SPIN_ON_BL1_EXIT := 0 |
| 215 | |
| 216 | # Flags to build TF with Trusted Boot support |
| 217 | TRUSTED_BOARD_BOOT := 0 |
| 218 | |
Antonio Nino Diaz | d8d734c | 2018-09-25 09:41:08 +0100 | [diff] [blame] | 219 | # Build option to choose whether Trusted Firmware uses Coherent memory or not. |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 220 | USE_COHERENT_MEM := 1 |
| 221 | |
Olivier Deprez | cb4c562 | 2019-09-19 17:46:46 +0200 | [diff] [blame] | 222 | # Build option to add debugfs support |
| 223 | USE_DEBUGFS := 0 |
| 224 | |
Louis Mayencourt | badcac8 | 2019-10-24 15:18:46 +0100 | [diff] [blame] | 225 | # Build option to fconf based io |
| 226 | USE_FCONF_BASED_IO := 0 |
| 227 | |
Antonio Nino Diaz | d8d734c | 2018-09-25 09:41:08 +0100 | [diff] [blame] | 228 | # Build option to choose whether Trusted Firmware uses library at ROM |
| 229 | USE_ROMLIB := 0 |
Roberto Vargas | e92111a | 2018-05-22 16:05:42 +0100 | [diff] [blame] | 230 | |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 231 | # Build option to choose whether the xlat tables of BL images can be read-only. |
| 232 | # Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES, |
| 233 | # which is the per BL-image option that actually enables the read-only tables |
| 234 | # API. The reason for having this additional option is to have a common high |
| 235 | # level makefile where we can check for incompatible features/build options. |
| 236 | ALLOW_RO_XLAT_TABLES := 0 |
| 237 | |
Sandrine Bailleux | d4c1d44 | 2020-01-15 10:23:25 +0100 | [diff] [blame] | 238 | # Chain of trust. |
| 239 | COT := tbbr |
| 240 | |
Masahiro Yamada | a27c166 | 2017-05-22 12:11:24 +0900 | [diff] [blame] | 241 | # Use tbbr_oid.h instead of platform_oid.h |
Antonio Nino Diaz | d8d734c | 2018-09-25 09:41:08 +0100 | [diff] [blame] | 242 | USE_TBBR_DEFS := 1 |
Masahiro Yamada | a27c166 | 2017-05-22 12:11:24 +0900 | [diff] [blame] | 243 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 244 | # Build verbosity |
| 245 | V := 0 |
Soby Mathew | 043fe9c | 2017-04-10 22:35:42 +0100 | [diff] [blame] | 246 | |
| 247 | # Whether to enable D-Cache early during warm boot. This is usually |
| 248 | # applicable for platforms wherein interconnect programming is not |
| 249 | # required to enable cache coherency after warm reset (eg: single cluster |
| 250 | # platforms). |
| 251 | WARMBOOT_ENABLE_DCACHE_EARLY := 0 |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 252 | |
Dimitris Papastamos | 9da09cd | 2017-10-13 15:07:45 +0100 | [diff] [blame] | 253 | # Build option to enable/disable the Statistical Profiling Extensions |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 254 | ENABLE_SPE_FOR_LOWER_ELS := 1 |
| 255 | |
Dimitris Papastamos | 9da09cd | 2017-10-13 15:07:45 +0100 | [diff] [blame] | 256 | # SPE is only supported on AArch64 so disable it on AArch32. |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 257 | ifeq (${ARCH},aarch32) |
| 258 | override ENABLE_SPE_FOR_LOWER_ELS := 0 |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 259 | endif |
Dimitris Papastamos | fcedb69 | 2017-10-16 11:40:10 +0100 | [diff] [blame] | 260 | |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 261 | # Include Memory Tagging Extension registers in cpu context. This must be set |
| 262 | # to 1 if the platform wants to use this feature in the Secure world and MTE is |
| 263 | # enabled at ELX. |
| 264 | CTX_INCLUDE_MTE_REGS := 0 |
| 265 | |
Dimitris Papastamos | fcedb69 | 2017-10-16 11:40:10 +0100 | [diff] [blame] | 266 | ENABLE_AMU := 0 |
David Cunado | ce88eee | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 267 | |
| 268 | # By default, enable Scalable Vector Extension if implemented for Non-secure |
| 269 | # lower ELs |
| 270 | # Note SVE is only supported on AArch64 - therefore do not enable in AArch32 |
| 271 | ifneq (${ARCH},aarch32) |
| 272 | ENABLE_SVE_FOR_NS := 1 |
| 273 | else |
| 274 | override ENABLE_SVE_FOR_NS := 0 |
| 275 | endif |
Justin Chadwell | 83e0488 | 2019-08-20 11:01:52 +0100 | [diff] [blame] | 276 | |
| 277 | SANITIZE_UB := off |
Soby Mathew | ad04201 | 2019-09-25 14:03:41 +0100 | [diff] [blame] | 278 | |
| 279 | # For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock |
| 280 | # implementation variant using the ARMv8.1-LSE compare-and-swap instruction. |
| 281 | # Default: disabled |
| 282 | USE_SPINLOCK_CAS := 0 |
zelalem-aweke | d5f4527 | 2019-11-12 16:20:17 -0600 | [diff] [blame] | 283 | |
| 284 | # Enable Link Time Optimization |
| 285 | ENABLE_LTO := 0 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 286 | |
| 287 | # Build flag to include EL2 registers in cpu context save and restore during |
| 288 | # S-EL2 firmware entry/exit. This flag is to be used with SPD=spmd option. |
| 289 | # Default is 0. |
| 290 | CTX_INCLUDE_EL2_REGS := 0 |