blob: 50d4240cabf423f12d0f2ab9a174f9a9706a0668 [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Salman Nabid0ff5502024-02-19 16:50:05 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Prasad Kummari22584d62024-03-19 18:42:24 -12003 * Copyright (c) 2023-2024, Advanced Micro Devices, Inc. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08006 */
7
8#include <assert.h>
Soren Brinkmann76fcae32016-03-06 20:16:27 -08009#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <bl31/bl31.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053014#include <common/fdt_fixup.h>
15#include <common/fdt_wrappers.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053016#include <lib/mmio.h>
Prasad Kummari22584d62024-03-19 18:42:24 -120017#include <lib/xlat_tables/xlat_tables_v2.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053018#include <libfdt.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000019#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <plat/common/platform.h>
Prasad Kummarib72494e2023-09-19 22:15:05 +053021#include <plat_console.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022
Amit Nagal71e1ffc2023-02-23 21:37:23 +053023#include <custom_svc.h>
Amit Nagalf7c85f82023-09-27 15:13:42 +053024#include <plat_fdt.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000025#include <plat_private.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053026#include <plat_startup.h>
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070027#include <zynqmp_def.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000028
Michal Simek53865b02021-05-27 09:42:37 +020029
Soren Brinkmann76fcae32016-03-06 20:16:27 -080030static entry_point_info_t bl32_image_ep_info;
31static entry_point_info_t bl33_image_ep_info;
32
33/*
34 * Return a pointer to the 'entry_point_info' structure of the next image for
35 * the security state specified. BL33 corresponds to the non-secure image type
36 * while BL32 corresponds to the secure image type. A NULL pointer is returned
37 * if the image does not exist.
38 */
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053039struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080040{
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053041 entry_point_info_t *next_image_info;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080042
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053043 assert(sec_state_is_valid(type));
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070044 if (type == NON_SECURE) {
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053045 next_image_info = &bl33_image_ep_info;
46 } else {
47 next_image_info = &bl32_image_ep_info;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070048 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -080049
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053050 return next_image_info;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080051}
52
53/*
Alistair Francisb8d474f2017-11-30 16:21:21 -080054 * Set the build time defaults. We want to do this when doing a JTAG boot
55 * or if we can't find any other config data.
56 */
57static inline void bl31_set_default_config(void)
58{
59 bl32_image_ep_info.pc = BL32_BASE;
60 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
61 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
62 bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
63 DISABLE_ALL_EXCEPTIONS);
64}
65
66/*
Soren Brinkmann76fcae32016-03-06 20:16:27 -080067 * Perform any BL31 specific platform actions. Here is an opportunity to copy
John Tsichritzisd653d332018-09-14 10:34:57 +010068 * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they
Soren Brinkmann76fcae32016-03-06 20:16:27 -080069 * are lost (potentially). This needs to be done before the MMU is initialized
70 * so that the memory layout can be used while creating page tables.
71 */
Antonio Nino Diaz012c8bf2018-09-24 17:16:52 +010072void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
73 u_register_t arg2, u_register_t arg3)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080074{
Prasad Kummarie0783112023-04-26 11:02:07 +053075 uint64_t tfa_handoff_addr;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080076
Prasad Kummarib72494e2023-09-19 22:15:05 +053077 setup_console();
78
Soren Brinkmann76fcae32016-03-06 20:16:27 -080079 /* Initialize the platform config for future decision making */
80 zynqmp_config_setup();
81
Soren Brinkmann76fcae32016-03-06 20:16:27 -080082 /*
83 * Do initial security configuration to allow DRAM/device access. On
84 * Base ZYNQMP only DRAM security is programmable (via TrustZone), but
85 * other platforms might have more programmable security devices
86 * present.
87 */
88
Michal Simekef8f5592015-06-15 14:22:50 +020089 /* Populate common information for BL32 and BL33 */
Soren Brinkmann76fcae32016-03-06 20:16:27 -080090 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
91 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080092 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080093 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
94
Prasad Kummarie0783112023-04-26 11:02:07 +053095 tfa_handoff_addr = mmio_read_32(PMU_GLOBAL_GEN_STORAGE6);
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070096
Michal Simekef8f5592015-06-15 14:22:50 +020097 if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) {
Alistair Francisb8d474f2017-11-30 16:21:21 -080098 bl31_set_default_config();
Michal Simekef8f5592015-06-15 14:22:50 +020099 } else {
Prasad Kummari07795fa2023-06-08 21:36:38 +0530100 /* use parameters from XBL */
101 enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info,
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -0700102 &bl33_image_ep_info,
Prasad Kummarie0783112023-04-26 11:02:07 +0530103 tfa_handoff_addr);
Prasad Kummari07795fa2023-06-08 21:36:38 +0530104 if (ret != XBL_HANDOFF_SUCCESS) {
Siva Durga Prasad Paladugu8f499722018-05-17 15:17:46 +0530105 panic();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700106 }
Michal Simekef8f5592015-06-15 14:22:50 +0200107 }
Venkatesh Yadav Abbarapu3a33f932022-05-04 14:27:56 +0530108 if (bl32_image_ep_info.pc != 0) {
Akshay Belsarede7a1cc2023-03-27 10:41:54 +0530109 NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
Venkatesh Yadav Abbarapu621c1b22020-01-10 03:01:35 -0700110 }
Venkatesh Yadav Abbarapu3a33f932022-05-04 14:27:56 +0530111 if (bl33_image_ep_info.pc != 0) {
Akshay Belsarede7a1cc2023-03-27 10:41:54 +0530112 NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
Venkatesh Yadav Abbarapu621c1b22020-01-10 03:01:35 -0700113 }
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530114
115 custom_early_setup();
116
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800117}
118
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530119#if ZYNQMP_WDT_RESTART
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530120static zynmp_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3];
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530121
122int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
123{
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530124 static uint32_t index;
125 uint32_t i;
126
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530127 /* Validate 'handler' and 'id' parameters */
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530128 if (!handler || index >= MAX_INTR_EL3) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530129 return -EINVAL;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700130 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530131
132 /* Check if a handler has already been registered */
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530133 for (i = 0; i < index; i++) {
134 if (id == type_el3_interrupt_table[i].id) {
135 return -EALREADY;
136 }
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700137 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530138
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530139 type_el3_interrupt_table[index].id = id;
140 type_el3_interrupt_table[index].handler = handler;
141
142 index++;
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530143
144 return 0;
145}
146
147static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
148 void *handle, void *cookie)
149{
150 uint32_t intr_id;
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530151 uint32_t i;
152 interrupt_type_handler_t handler = NULL;
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530153
154 intr_id = plat_ic_get_pending_interrupt_id();
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530155
156 for (i = 0; i < MAX_INTR_EL3; i++) {
157 if (intr_id == type_el3_interrupt_table[i].id) {
158 handler = type_el3_interrupt_table[i].handler;
159 }
160 }
161
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700162 if (handler != NULL) {
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530163 return handler(intr_id, flags, handle, cookie);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700164 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530165
166 return 0;
167}
168#endif
169
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800170void bl31_platform_setup(void)
171{
Michal Simekeb2c0c02023-02-13 14:35:21 +0100172 prepare_dtb();
Michal Simek53865b02021-05-27 09:42:37 +0200173
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800174 /* Initialize the gic cpu and distributor interfaces */
175 plat_arm_gic_driver_init();
176 plat_arm_gic_init();
177}
178
179void bl31_plat_runtime_setup(void)
180{
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530181#if ZYNQMP_WDT_RESTART
182 uint64_t flags = 0;
183 uint64_t rc;
184
185 set_interrupt_rm_flag(flags, NON_SECURE);
186 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
187 rdo_el3_interrupt_handler, flags);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700188 if (rc) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530189 panic();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700190 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530191#endif
Akshay Belsaree8af4da2023-04-06 11:09:20 +0530192
193 custom_runtime_setup();
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800194}
195
196/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100197 * Perform the very early platform specific architectural setup here.
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800198 */
199void bl31_plat_arch_setup(void)
200{
201 plat_arm_interconnect_init();
202 plat_arm_interconnect_enter_coherency();
203
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100204 const mmap_region_t bl_regions[] = {
Akshay Belsareec0afc82023-02-27 12:04:26 +0530205#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simek53865b02021-05-27 09:42:37 +0200206 MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE,
207 MT_MEMORY | MT_RW | MT_NS),
208#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100209 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
210 MT_MEMORY | MT_RW | MT_SECURE),
211 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
212 MT_CODE | MT_SECURE),
213 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
214 MT_RO_DATA | MT_SECURE),
215 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
216 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
217 MT_DEVICE | MT_RW | MT_SECURE),
218 {0}
219 };
220
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530221 custom_mmap_add();
222
Prasad Kummari0b377142023-10-26 16:32:26 +0530223 setup_page_tables(bl_regions, plat_get_mmap());
Prasad Kummari22584d62024-03-19 18:42:24 -1200224 enable_mmu(0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800225}