blob: 828d43a1df933297c179e45f43512521652687ac [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Rohit Mathewf085b872023-12-20 17:29:18 +00002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaz05fdb832018-10-25 16:53:04 +01006#ifndef PLAT_ARM_H
7#define PLAT_ARM_H
Dan Handley9df48042015-03-19 18:58:55 +00008
Louis Mayencourt70d7c092020-01-29 11:42:31 +00009#include <stdbool.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011
12#include <drivers/arm/tzc_common.h>
13#include <lib/bakery_lock.h>
14#include <lib/cassert.h>
15#include <lib/el3_runtime/cpu_data.h>
Rohit Mathewf085b872023-12-20 17:29:18 +000016#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/spinlock.h>
18#include <lib/utils_def.h>
19#include <lib/xlat_tables/xlat_tables_compat.h>
Dan Handley9df48042015-03-19 18:58:55 +000020
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010021/*******************************************************************************
22 * Forward declarations
23 ******************************************************************************/
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010024struct meminfo;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010025struct image_info;
Soby Mathew96a1c6b2018-01-15 14:45:33 +000026struct bl_params;
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010027
Summer Qin5ce394c2018-03-12 11:28:26 +080028typedef struct arm_tzc_regions_info {
29 unsigned long long base;
30 unsigned long long end;
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010031 unsigned int sec_attr;
Summer Qin5ce394c2018-03-12 11:28:26 +080032 unsigned int nsaid_permissions;
33} arm_tzc_regions_info_t;
34
Rohit Mathewf085b872023-12-20 17:29:18 +000035typedef struct arm_gpt_info {
36 pas_region_t *pas_region_base;
37 unsigned int pas_region_count;
38 uintptr_t l0_base;
39 uintptr_t l1_base;
40 size_t l0_size;
41 size_t l1_size;
42 gpccr_pps_e pps;
43 gpccr_pgs_e pgs;
44} arm_gpt_info_t;
45
Summer Qin5ce394c2018-03-12 11:28:26 +080046/*******************************************************************************
47 * Default mapping definition of the TrustZone Controller for ARM standard
48 * platforms.
49 * Configure:
50 * - Region 0 with no access;
51 * - Region 1 with secure access only;
52 * - the remaining DRAM regions access from the given Non-Secure masters.
53 ******************************************************************************/
Manish V Badarkhe19c72182023-09-01 07:54:33 +010054
55#if ENABLE_RME
56#define ARM_TZC_RME_REGIONS_DEF \
57 {ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},\
58 {ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0}, \
59 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
60 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
61 /* Realm and Shared area share the same PAS */ \
62 {ARM_REALM_BASE, ARM_EL3_RMM_SHARED_END, ARM_TZC_NS_DRAM_S_ACCESS, \
63 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
64 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
65 PLAT_ARM_TZC_NS_DEV_ACCESS}
66#endif
67
Nishant Sharmae78ef3d2023-10-12 10:37:54 +010068#if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP)
Summer Qin5ce394c2018-03-12 11:28:26 +080069#define ARM_TZC_REGIONS_DEF \
Zelalem Awekec43c5632021-07-12 23:41:05 -050070 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
Summer Qin5ce394c2018-03-12 11:28:26 +080071 TZC_REGION_S_RDWR, 0}, \
72 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
73 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
74 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
75 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +010076 {PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE + \
77 PLAT_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE, \
Summer Qin5ce394c2018-03-12 11:28:26 +080078 PLAT_ARM_TZC_NS_DEV_ACCESS}
79
Zelalem Awekec43c5632021-07-12 23:41:05 -050080#elif ENABLE_RME
Manish V Badarkhe19c72182023-09-01 07:54:33 +010081#if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \
82MEASURED_BOOT
83#define ARM_TZC_REGIONS_DEF \
84 ARM_TZC_RME_REGIONS_DEF, \
85 {ARM_EVENT_LOG_DRAM1_BASE, ARM_EVENT_LOG_DRAM1_END, \
86 TZC_REGION_S_RDWR, 0}
87#else
88#define ARM_TZC_REGIONS_DEF \
89 ARM_TZC_RME_REGIONS_DEF
90#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -050091
Summer Qin5ce394c2018-03-12 11:28:26 +080092#else
93#define ARM_TZC_REGIONS_DEF \
Zelalem Awekec43c5632021-07-12 23:41:05 -050094 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
Summer Qin5ce394c2018-03-12 11:28:26 +080095 TZC_REGION_S_RDWR, 0}, \
96 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
97 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
98 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
99 PLAT_ARM_TZC_NS_DEV_ACCESS}
100#endif
101
Chris Kay2b54c0c2018-05-09 15:46:07 +0100102#define ARM_CASSERT_MMAP \
103 CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
104 assert_plat_arm_mmap_mismatch); \
105 CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \
106 <= MAX_MMAP_REGIONS, \
Dan Handley9df48042015-03-19 18:58:55 +0000107 assert_max_mmap_regions);
108
Roberto Vargase3adc372018-05-23 09:27:06 +0100109void arm_setup_romlib(void);
110
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700111#if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
Dan Handley9df48042015-03-19 18:58:55 +0000112/*
113 * Use this macro to instantiate lock before it is used in below
114 * arm_lock_xxx() macros
115 */
Sandrine Bailleuxceb258e2018-07-11 13:59:18 +0200116#define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock)
Soby Mathewea26bad2016-11-14 12:25:45 +0000117#define ARM_LOCK_GET_INSTANCE (&arm_lock)
Roberto Vargas00996942017-11-13 13:41:58 +0000118
119#if !HW_ASSISTED_COHERENCY
120#define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock)
121#else
122#define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock
123#endif
124#define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock)
125
Dan Handley9df48042015-03-19 18:58:55 +0000126/*
127 * These are wrapper macros to the Coherent Memory Bakery Lock API.
128 */
129#define arm_lock_init() bakery_lock_init(&arm_lock)
130#define arm_lock_get() bakery_lock_get(&arm_lock)
131#define arm_lock_release() bakery_lock_release(&arm_lock)
132
133#else
134
Dan Handley9df48042015-03-19 18:58:55 +0000135/*
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000136 * Empty macros for all other BL stages other than BL31 and BL32
Dan Handley9df48042015-03-19 18:58:55 +0000137 */
Jeenu Viswambharan749d25b2017-08-23 14:12:59 +0100138#define ARM_INSTANTIATE_LOCK static int arm_lock __unused
Soby Mathewea26bad2016-11-14 12:25:45 +0000139#define ARM_LOCK_GET_INSTANCE 0
Dan Handley9df48042015-03-19 18:58:55 +0000140#define arm_lock_init()
141#define arm_lock_get()
142#define arm_lock_release()
143
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700144#endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
Dan Handley9df48042015-03-19 18:58:55 +0000145
Soby Mathew7799cf72015-04-16 14:49:09 +0100146#if ARM_RECOM_STATE_ID_ENC
147/*
148 * Macros used to parse state information from State-ID if it is using the
149 * recommended encoding for State-ID.
150 */
151#define ARM_LOCAL_PSTATE_WIDTH 4
152#define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
153
Wing Li05364b92023-01-26 18:33:43 -0800154#if PSCI_OS_INIT_MODE
155#define ARM_LAST_AT_PLVL_MASK (ARM_LOCAL_PSTATE_MASK << \
156 (ARM_LOCAL_PSTATE_WIDTH * \
157 (PLAT_MAX_PWR_LVL + 1)))
158#endif /* __PSCI_OS_INIT_MODE__ */
159
Soby Mathew7799cf72015-04-16 14:49:09 +0100160/* Macros to construct the composite power state */
161
162/* Make composite power state parameter till power level 0 */
163#if PSCI_EXTENDED_STATE_ID
164
165#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
166 (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
167#else
168#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
169 (((lvl0_state) << PSTATE_ID_SHIFT) | \
170 ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
171 ((type) << PSTATE_TYPE_SHIFT))
172#endif /* __PSCI_EXTENDED_STATE_ID__ */
173
174/* Make composite power state parameter till power level 1 */
175#define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
176 (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
177 arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
178
Soby Mathewa869de12015-05-08 10:18:59 +0100179/* Make composite power state parameter till power level 2 */
180#define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
181 (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
182 arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
183
Soby Mathew7799cf72015-04-16 14:49:09 +0100184#endif /* __ARM_RECOM_STATE_ID_ENC__ */
185
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000186/* ARM State switch error codes */
187#define STATE_SW_E_PARAM (-2)
188#define STATE_SW_E_DENIED (-3)
Dan Handley9df48042015-03-19 18:58:55 +0000189
Max Shvetsov06dba292019-12-06 11:50:12 +0000190/* plat_get_rotpk_info() flags */
laurenw-arm02169532023-08-15 14:57:56 -0500191#define ARM_ROTPK_REGS_ID 1
192#define ARM_ROTPK_DEVEL_RSA_ID 2
193#define ARM_ROTPK_DEVEL_ECDSA_ID 3
laurenw-arm055199b2022-10-28 11:26:32 -0500194#define ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID 4
laurenw-arm02169532023-08-15 14:57:56 -0500195#define ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID 5
196
197#define ARM_USE_DEVEL_ROTPK \
198 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_RSA_ID) || \
199 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_ECDSA_ID) || \
200 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID) || \
201 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID)
Manish V Badarkhef809c6e2020-02-22 08:43:00 +0000202
Dan Handley9df48042015-03-19 18:58:55 +0000203/* IO storage utility functions */
Louis Mayencourt7d24ce12020-01-29 14:43:06 +0000204int arm_io_setup(void);
Dan Handley9df48042015-03-19 18:58:55 +0000205
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000206/* Set image specification in IO block policy */
Manish V Badarkhed2f0a7a2021-06-25 23:43:33 +0100207int arm_set_image_source(unsigned int image_id, const char *part_name,
208 uintptr_t *dev_handle, uintptr_t *image_spec);
209void arm_set_fip_addr(uint32_t active_fw_bank_idx);
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000210
Dan Handley9df48042015-03-19 18:58:55 +0000211/* Security utility functions */
Suyash Pathakb71a9e62020-02-04 13:55:20 +0530212void arm_tzc400_setup(uintptr_t tzc_base,
213 const arm_tzc_regions_info_t *tzc_regions);
Vikram Kanigiri510d87b2016-01-29 12:32:58 +0000214struct tzc_dmc500_driver_data;
Summer Qin5ce394c2018-03-12 11:28:26 +0800215void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
216 const arm_tzc_regions_info_t *tzc_regions);
Dan Handley9df48042015-03-19 18:58:55 +0000217
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100218/* Console utility functions */
219void arm_console_boot_init(void);
220void arm_console_boot_end(void);
221void arm_console_runtime_init(void);
222void arm_console_runtime_end(void);
223
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100224/* Systimer utility function */
225void arm_configure_sys_timer(void);
226
Dan Handley9df48042015-03-19 18:58:55 +0000227/* PM utility functions */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100228int arm_validate_power_state(unsigned int power_state,
229 psci_power_state_t *req_state);
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100230int arm_validate_psci_entrypoint(uintptr_t entrypoint);
Soby Mathew0d9e8522015-07-15 13:36:24 +0100231int arm_validate_ns_entrypoint(uintptr_t entrypoint);
Soby Mathew9ca28062017-10-11 16:08:58 +0100232void arm_system_pwr_domain_save(void);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100233void arm_system_pwr_domain_resume(void);
Roberto Vargas1a6eed32018-02-12 12:36:17 +0000234int arm_psci_read_mem_protect(int *enabled);
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100235int arm_nor_psci_write_mem_protect(int val);
Roberto Vargas550eb082018-01-05 16:00:05 +0000236void arm_nor_psci_do_static_mem_protect(void);
237void arm_nor_psci_do_dyn_mem_protect(void);
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100238int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100239
240/* Topology utility function */
241int arm_check_mpidr(u_register_t mpidr);
Dan Handley9df48042015-03-19 18:58:55 +0000242
243/* BL1 utility functions */
244void arm_bl1_early_platform_setup(void);
245void arm_bl1_platform_setup(void);
246void arm_bl1_plat_arch_setup(void);
247
248/* BL2 utility functions */
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100249void arm_bl2_early_platform_setup(uintptr_t fw_config, struct meminfo *mem_layout);
Dan Handley9df48042015-03-19 18:58:55 +0000250void arm_bl2_platform_setup(void);
251void arm_bl2_plat_arch_setup(void);
252uint32_t arm_get_spsr_for_bl32_entry(void);
253uint32_t arm_get_spsr_for_bl33_entry(void);
Ambroise Vincentb237bca2019-02-13 15:58:00 +0000254int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000255int arm_bl2_handle_post_image_load(unsigned int image_id);
Sathees Balya90950092018-11-15 14:22:30 +0000256struct bl_params *arm_get_next_bl_params(void);
Dan Handley9df48042015-03-19 18:58:55 +0000257
Roberto Vargas52207802017-11-17 13:22:18 +0000258/* BL2 at EL3 functions */
259void arm_bl2_el3_early_platform_setup(void);
260void arm_bl2_el3_plat_arch_setup(void);
261
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100262/* BL2U utility functions */
263void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
264 void *plat_info);
265void arm_bl2u_platform_setup(void);
266void arm_bl2u_plat_arch_setup(void);
267
Juan Castillo7d199412015-12-14 09:35:25 +0000268/* BL31 utility functions */
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000269void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
270 uintptr_t hw_config, void *plat_params_from_bl2);
Dan Handley9df48042015-03-19 18:58:55 +0000271void arm_bl31_platform_setup(void);
Soby Mathew2fd66be2015-12-09 11:38:43 +0000272void arm_bl31_plat_runtime_setup(void);
Dan Handley9df48042015-03-19 18:58:55 +0000273void arm_bl31_plat_arch_setup(void);
274
275/* TSP utility functions */
276void arm_tsp_early_platform_setup(void);
277
Soby Mathew7b754182016-07-11 14:15:27 +0100278/* SP_MIN utility functions */
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000279void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
280 uintptr_t hw_config, void *plat_params_from_bl2);
Dimitris Papastamos52323b02017-06-07 13:45:41 +0100281void arm_sp_min_plat_runtime_setup(void);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600282void arm_sp_min_plat_arch_setup(void);
Soby Mathew7b754182016-07-11 14:15:27 +0100283
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100284/* FIP TOC validity check */
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000285bool arm_io_is_toc_valid(void);
Dan Handley9df48042015-03-19 18:58:55 +0000286
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000287/* Utility functions for Dynamic Config */
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000288void arm_bl2_dyn_cfg_init(void);
John Tsichritzisc34341a2018-07-30 13:41:52 +0100289void arm_bl1_set_mbedtls_heap(void);
290int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000291
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000292#if MEASURED_BOOT
Tamas Banf879bf12023-06-12 11:26:28 +0200293#if DICE_PROTECTION_ENVIRONMENT
294int arm_set_nt_fw_info(int *ctx_handle);
295int arm_set_tb_fw_info(int *ctx_handle);
296int arm_get_tb_fw_info(int *ctx_handle);
297#else
298/* Specific to event log backend */
Manish V Badarkhe7ca9d652021-09-14 22:41:46 +0100299int arm_set_tos_fw_info(uintptr_t log_addr, size_t log_size);
300int arm_set_nt_fw_info(
Alexei Fedorovc7176172020-07-13 12:11:05 +0100301/*
302 * Currently OP-TEE does not support reading DTBs from Secure memory
303 * and this option should be removed when feature is supported.
304 */
305#ifdef SPD_opteed
306 uintptr_t log_addr,
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000307#endif
Alexei Fedorovc7176172020-07-13 12:11:05 +0100308 size_t log_size, uintptr_t *ns_log_addr);
Manish V Badarkhe6e6df442023-03-20 14:58:06 +0000309int arm_set_tb_fw_info(uintptr_t log_addr, size_t log_size,
310 size_t log_max_size);
311int arm_get_tb_fw_info(uint64_t *log_addr, size_t *log_size,
312 size_t *log_max_size);
Tamas Banf879bf12023-06-12 11:26:28 +0200313#endif /* DICE_PROTECTION_ENVIRONMENT */
Alexei Fedorovc7176172020-07-13 12:11:05 +0100314#endif /* MEASURED_BOOT */
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000315
Dan Handley9df48042015-03-19 18:58:55 +0000316/*
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100317 * Free the memory storing initialization code only used during an images boot
318 * time so it can be reclaimed for runtime data
319 */
320void arm_free_init_memory(void);
321
322/*
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000323 * Make the higher level translation tables read-only
324 */
325void arm_xlat_make_tables_readonly(void);
326
327/*
Dan Handley9df48042015-03-19 18:58:55 +0000328 * Mandatory functions required in ARM standard platforms
329 */
Soby Mathew47e43f22016-02-01 14:04:34 +0000330unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000331void plat_arm_gic_driver_init(void);
Dan Handley9df48042015-03-19 18:58:55 +0000332void plat_arm_gic_init(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000333void plat_arm_gic_cpuif_enable(void);
334void plat_arm_gic_cpuif_disable(void);
Jeenu Viswambharan78132c92016-12-09 11:12:34 +0000335void plat_arm_gic_redistif_on(void);
336void plat_arm_gic_redistif_off(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000337void plat_arm_gic_pcpu_init(void);
Soby Mathew9ca28062017-10-11 16:08:58 +0100338void plat_arm_gic_save(void);
339void plat_arm_gic_resume(void);
Dan Handley9df48042015-03-19 18:58:55 +0000340void plat_arm_security_setup(void);
341void plat_arm_pwrc_setup(void);
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000342void plat_arm_interconnect_init(void);
343void plat_arm_interconnect_enter_coherency(void);
344void plat_arm_interconnect_exit_coherency(void);
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100345void plat_arm_program_trusted_mailbox(uintptr_t address);
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000346bool plat_arm_bl1_fwu_needed(void);
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100347__dead2 void plat_arm_error_handler(int err);
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100348__dead2 void plat_arm_system_reset(void);
Dan Handley9df48042015-03-19 18:58:55 +0000349
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530350/*
Max Shvetsov06dba292019-12-06 11:50:12 +0000351 * Optional functions in ARM standard platforms
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530352 */
353void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);
Sandrine Bailleux7b7a41c2020-02-06 14:34:44 +0100354int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
Max Shvetsov06dba292019-12-06 11:50:12 +0000355 unsigned int *flags);
356int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
357 unsigned int *flags);
358int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
359 unsigned int *flags);
360int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
361 unsigned int *flags);
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530362
Summer Qin93c812f2017-02-28 16:46:17 +0000363#if ARM_PLAT_MT
364unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
365#endif
366
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100367/*
368 * This function is called after loading SCP_BL2 image and it is used to perform
369 * any platform-specific actions required to handle the SCP firmware.
370 */
371int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100372
Dan Handley9df48042015-03-19 18:58:55 +0000373/*
374 * Optional functions required in ARM standard platforms
375 */
376void plat_arm_io_setup(void);
377int plat_arm_get_alt_image_source(
Juan Castillo3a66aca2015-04-13 17:36:19 +0100378 unsigned int image_id,
379 uintptr_t *dev_handle,
380 uintptr_t *image_spec);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100381unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
Vikram Kanigiri07035432015-11-12 18:52:34 +0000382const mmap_region_t *plat_arm_get_mmap(void);
Dan Handley9df48042015-03-19 18:58:55 +0000383
Rohit Mathewf085b872023-12-20 17:29:18 +0000384const arm_gpt_info_t *plat_arm_get_gpt_info(void);
Rohit Mathewf6f02da2024-01-21 22:49:08 +0000385void arm_gpt_setup(void);
Rohit Mathewf085b872023-12-20 17:29:18 +0000386
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100387/* Allow platform to override psci_pm_ops during runtime */
388const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
389
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000390/* Execution state switch in ARM platforms */
391int arm_execution_state_switch(unsigned int smc_fid,
392 uint32_t pc_hi,
393 uint32_t pc_lo,
394 uint32_t cookie_hi,
395 uint32_t cookie_lo,
396 void *handle);
397
Soby Mathew6d07e672018-03-01 10:53:33 +0000398/* Optional functions for SP_MIN */
399void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
400 u_register_t arg2, u_register_t arg3);
401
Roberto Vargas2ca18d92018-02-12 12:36:17 +0000402/* global variables */
403extern plat_psci_ops_t plat_arm_psci_pm_ops;
404extern const mmap_region_t plat_arm_mmap[];
Jeenu Viswambharan4542cfe2018-07-19 08:03:46 +0100405extern const unsigned int arm_pm_idle_states[];
Roberto Vargas2ca18d92018-02-12 12:36:17 +0000406
Aditya Angadi20b48412019-04-16 11:29:14 +0530407/* secure watchdog */
408void plat_arm_secure_wdt_start(void);
409void plat_arm_secure_wdt_stop(void);
Madhukar Pappireddye108df22023-03-22 15:40:40 -0500410void plat_arm_secure_wdt_refresh(void);
Aditya Angadi20b48412019-04-16 11:29:14 +0530411
Manish V Badarkhef809c6e2020-02-22 08:43:00 +0000412/* Get SOC-ID of ARM platform */
413uint32_t plat_arm_get_soc_id(void);
414
Antonio Nino Diaz05fdb832018-10-25 16:53:04 +0100415#endif /* PLAT_ARM_H */