blob: 30cdf7d78ae781359362f99a75dd74d264b108a1 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz7c2a3ca2018-02-23 15:07:54 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handleyed6ff952014-05-14 17:44:19 +01007#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <lib/xlat_tables/xlat_tables_defs.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
11OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
12OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000013ENTRY(bl2_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
15MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010016 RAM (rwx): ORIGIN = BL2_BASE, LENGTH = BL2_LIMIT - BL2_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010017}
18
19
20SECTIONS
21{
22 . = BL2_BASE;
Antonio Nino Diaz2ce2b092017-11-15 11:45:35 +000023 ASSERT(. == ALIGN(PAGE_SIZE),
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000024 "BL2_BASE address is not aligned on a page boundary.")
Achin Gupta4f6ad662013-10-25 09:08:21 +010025
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010026#if SEPARATE_CODE_AND_RODATA
27 .text . : {
28 __TEXT_START__ = .;
29 *bl2_entrypoint.o(.text*)
30 *(.text*)
31 *(.vectors)
Roberto Vargasd93fde32018-04-11 11:53:31 +010032 . = ALIGN(PAGE_SIZE);
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010033 __TEXT_END__ = .;
34 } >RAM
35
Roberto Vargas1d04c632018-05-10 11:01:16 +010036 /* .ARM.extab and .ARM.exidx are only added because Clang need them */
37 .ARM.extab . : {
38 *(.ARM.extab* .gnu.linkonce.armextab.*)
39 } >RAM
40
41 .ARM.exidx . : {
42 *(.ARM.exidx* .gnu.linkonce.armexidx.*)
43 } >RAM
44
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010045 .rodata . : {
46 __RODATA_START__ = .;
47 *(.rodata*)
48
49 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
50 . = ALIGN(8);
51 __PARSER_LIB_DESCS_START__ = .;
52 KEEP(*(.img_parser_lib_descs))
53 __PARSER_LIB_DESCS_END__ = .;
54
Roberto Vargasd93fde32018-04-11 11:53:31 +010055 . = ALIGN(PAGE_SIZE);
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010056 __RODATA_END__ = .;
57 } >RAM
58#else
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000059 ro . : {
60 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000061 *bl2_entrypoint.o(.text*)
62 *(.text*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000063 *(.rodata*)
Juan Castillo8e55d932015-04-02 09:48:16 +010064
65 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
66 . = ALIGN(8);
67 __PARSER_LIB_DESCS_START__ = .;
68 KEEP(*(.img_parser_lib_descs))
69 __PARSER_LIB_DESCS_END__ = .;
70
Achin Guptab739f222014-01-18 16:50:09 +000071 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000072 __RO_END_UNALIGNED__ = .;
73 /*
74 * Memory page(s) mapped to this section will be marked as
75 * read-only, executable. No RW data from the next section must
76 * creep in. Ensure the rest of the current memory page is unused.
77 */
Roberto Vargasd93fde32018-04-11 11:53:31 +010078 . = ALIGN(PAGE_SIZE);
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000079 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010080 } >RAM
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010081#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +010082
Achin Guptae9c4a642015-09-11 16:03:13 +010083 /*
84 * Define a linker symbol to mark start of the RW memory area for this
85 * image.
86 */
87 __RW_START__ = . ;
88
Douglas Raillard306593d2017-02-24 18:14:15 +000089 /*
90 * .data must be placed at a lower address than the stacks if the stack
91 * protector is enabled. Alternatively, the .data.stack_protector_canary
92 * section can be placed independently of the main .data section.
93 */
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000094 .data . : {
95 __DATA_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000096 *(.data*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000097 __DATA_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010098 } >RAM
99
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000100 stacks (NOLOAD) : {
101 __STACKS_START__ = .;
102 *(tzfw_normal_stacks)
103 __STACKS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100104 } >RAM
105
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000106 /*
107 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard21362a92016-12-02 13:51:54 +0000108 * Its base address should be 16-byte aligned for better performance of the
109 * zero-initialization code.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000110 */
111 .bss : ALIGN(16) {
112 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000113 *(SORT_BY_ALIGNMENT(.bss*))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114 *(COMMON)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000115 __BSS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100116 } >RAM
117
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000118 /*
Jeenu Viswambharan97cc9ee2014-02-24 15:20:28 +0000119 * The xlat_table section is for full, aligned page tables (4K).
Achin Guptaa0cd9892014-02-09 13:30:38 +0000120 * Removing them from .bss avoids forcing 4K alignment on
Antonio Nino Diaz7c2a3ca2018-02-23 15:07:54 +0000121 * the .bss section. The tables are initialized to zero by the translation
122 * tables library.
Achin Guptaa0cd9892014-02-09 13:30:38 +0000123 */
124 xlat_table (NOLOAD) : {
125 *(xlat_table)
126 } >RAM
127
Soby Mathew2ae20432015-01-08 18:02:44 +0000128#if USE_COHERENT_MEM
Achin Guptaa0cd9892014-02-09 13:30:38 +0000129 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000130 * The base address of the coherent memory section must be page-aligned (4K)
131 * to guarantee that the coherent data are stored on their own pages and
132 * are not mixed with normal data. This is required to set up the correct
133 * memory attributes for the coherent data page tables.
134 */
Antonio Nino Diaz2ce2b092017-11-15 11:45:35 +0000135 coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000136 __COHERENT_RAM_START__ = .;
137 *(tzfw_coherent_mem)
138 __COHERENT_RAM_END_UNALIGNED__ = .;
139 /*
140 * Memory page(s) mapped to this section will be marked
141 * as device memory. No other unexpected data must creep in.
142 * Ensure the rest of the current memory page is unused.
143 */
Roberto Vargasd93fde32018-04-11 11:53:31 +0100144 . = ALIGN(PAGE_SIZE);
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000145 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100146 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000147#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100148
Achin Guptae9c4a642015-09-11 16:03:13 +0100149 /*
150 * Define a linker symbol to mark end of the RW memory area for this
151 * image.
152 */
153 __RW_END__ = .;
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000154 __BL2_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100155
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000156 __BSS_SIZE__ = SIZEOF(.bss);
Soby Mathew2ae20432015-01-08 18:02:44 +0000157
158#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000159 __COHERENT_RAM_UNALIGNED_SIZE__ =
160 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000161#endif
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100162
163 ASSERT(. <= BL2_LIMIT, "BL2 image has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100164}