blob: e12c13a4392ce5c85086745ce48eb3be88546ff3 [file] [log] [blame]
johpow01a3810e82021-05-18 15:23:31 -05001/*
johpow01de7b5242022-01-04 16:15:18 -06002 * Copyright (c) 2022, ARM Limited. All rights reserved.
johpow01a3810e82021-05-18 15:23:31 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef CORTEX_A510_H
8#define CORTEX_A510_H
9
10#define CORTEX_A510_MIDR U(0x410FD460)
11
12/*******************************************************************************
13 * CPU Extended Control register specific definitions
14 ******************************************************************************/
15#define CORTEX_A510_CPUECTLR_EL1 S3_0_C15_C1_4
16
17/*******************************************************************************
18 * CPU Power Control register specific definitions
19 ******************************************************************************/
20#define CORTEX_A510_CPUPWRCTLR_EL1 S3_0_C15_C2_7
21#define CORTEX_A510_CPUPWRCTLR_EL1_CORE_PWRDN_BIT U(1)
22
johpow01de7b5242022-01-04 16:15:18 -060023/*******************************************************************************
24 * Complex auxiliary control register specific definitions
25 ******************************************************************************/
26#define CORTEX_A510_CMPXACTLR_EL1 S3_0_C15_C1_3
27
johpow01a3810e82021-05-18 15:23:31 -050028#endif /* CORTEX_A510_H */