Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Madhukar Pappireddy | d741944 | 2020-01-27 15:38:26 -0600 | [diff] [blame] | 2 | * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 6 | #ifndef ARM_DEF_H |
| 7 | #define ARM_DEF_H |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 8 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 9 | #include <arch.h> |
| 10 | #include <common/interrupt_props.h> |
| 11 | #include <common/tbbr/tbbr_img_def.h> |
| 12 | #include <drivers/arm/gic_common.h> |
| 13 | #include <lib/utils_def.h> |
| 14 | #include <lib/xlat_tables/xlat_tables_defs.h> |
Manish V Badarkhe | 5586151 | 2020-03-27 13:25:51 +0000 | [diff] [blame] | 15 | #include <plat/arm/common/smccc_def.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 16 | #include <plat/common/common_def.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 17 | |
| 18 | /****************************************************************************** |
| 19 | * Definitions common to all ARM standard platforms |
| 20 | *****************************************************************************/ |
| 21 | |
Max Shvetsov | 06dba29 | 2019-12-06 11:50:12 +0000 | [diff] [blame] | 22 | /* |
| 23 | * Root of trust key hash lengths |
| 24 | */ |
| 25 | #define ARM_ROTPK_HEADER_LEN 19 |
| 26 | #define ARM_ROTPK_HASH_LEN 32 |
| 27 | |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 28 | /* Special value used to verify platform parameters from BL2 to BL31 */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 29 | #define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 30 | |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 31 | #define ARM_SYSTEM_COUNT U(1) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 32 | |
| 33 | #define ARM_CACHE_WRITEBACK_SHIFT 6 |
| 34 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 35 | /* |
| 36 | * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The |
| 37 | * power levels have a 1:1 mapping with the MPIDR affinity levels. |
| 38 | */ |
| 39 | #define ARM_PWR_LVL0 MPIDR_AFFLVL0 |
| 40 | #define ARM_PWR_LVL1 MPIDR_AFFLVL1 |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 41 | #define ARM_PWR_LVL2 MPIDR_AFFLVL2 |
Chandni Cherukuri | 9ec4a11 | 2018-10-16 14:42:19 +0530 | [diff] [blame] | 42 | #define ARM_PWR_LVL3 MPIDR_AFFLVL3 |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 43 | |
| 44 | /* |
| 45 | * Macros for local power states in ARM platforms encoded by State-ID field |
| 46 | * within the power-state parameter. |
| 47 | */ |
| 48 | /* Local power state for power domains in Run state. */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 49 | #define ARM_LOCAL_STATE_RUN U(0) |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 50 | /* Local power state for retention. Valid only for CPU power domains */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 51 | #define ARM_LOCAL_STATE_RET U(1) |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 52 | /* Local power state for OFF/power-down. Valid for CPU and cluster power |
| 53 | domains */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 54 | #define ARM_LOCAL_STATE_OFF U(2) |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 55 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 56 | /* Memory location options for TSP */ |
| 57 | #define ARM_TRUSTED_SRAM_ID 0 |
| 58 | #define ARM_TRUSTED_DRAM_ID 1 |
| 59 | #define ARM_DRAM_ID 2 |
| 60 | |
| 61 | /* The first 4KB of Trusted SRAM are used as shared memory */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 62 | #define ARM_TRUSTED_SRAM_BASE UL(0x04000000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 63 | #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 64 | #define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 65 | |
| 66 | /* The remaining Trusted SRAM is used to load the BL images */ |
| 67 | #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ |
| 68 | ARM_SHARED_RAM_SIZE) |
| 69 | #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ |
| 70 | ARM_SHARED_RAM_SIZE) |
| 71 | |
| 72 | /* |
| 73 | * The top 16MB of DRAM1 is configured as secure access only using the TZC |
| 74 | * - SCP TZC DRAM: If present, DRAM reserved for SCP use |
| 75 | * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use |
| 76 | */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 77 | #define ARM_TZC_DRAM1_SIZE UL(0x01000000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 78 | |
| 79 | #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ |
| 80 | ARM_DRAM1_SIZE - \ |
| 81 | ARM_SCP_TZC_DRAM1_SIZE) |
| 82 | #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE |
| 83 | #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ |
Alexei Fedorov | c717617 | 2020-07-13 12:11:05 +0100 | [diff] [blame] | 84 | ARM_SCP_TZC_DRAM1_SIZE - 1U) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 85 | |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 86 | /* |
| 87 | * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime |
| 88 | * firmware. This region is meant to be NOLOAD and will not be zero |
| 89 | * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be |
| 90 | * placed here. |
| 91 | */ |
| 92 | #define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE) |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 93 | #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2 MB */ |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 94 | #define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \ |
Alexei Fedorov | c717617 | 2020-07-13 12:11:05 +0100 | [diff] [blame] | 95 | ARM_EL3_TZC_DRAM1_SIZE - 1U) |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 96 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 97 | #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ |
| 98 | ARM_DRAM1_SIZE - \ |
| 99 | ARM_TZC_DRAM1_SIZE) |
| 100 | #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 101 | (ARM_SCP_TZC_DRAM1_SIZE + \ |
| 102 | ARM_EL3_TZC_DRAM1_SIZE)) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 103 | #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ |
Alexei Fedorov | c717617 | 2020-07-13 12:11:05 +0100 | [diff] [blame] | 104 | ARM_AP_TZC_DRAM1_SIZE - 1U) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 105 | |
Soby Mathew | 7e4d665 | 2017-05-10 11:50:30 +0100 | [diff] [blame] | 106 | /* Define the Access permissions for Secure peripherals to NS_DRAM */ |
| 107 | #if ARM_CRYPTOCELL_INTEG |
| 108 | /* |
| 109 | * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell. |
| 110 | * This is required by CryptoCell to authenticate BL33 which is loaded |
| 111 | * into the Non Secure DDR. |
| 112 | */ |
| 113 | #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD |
| 114 | #else |
| 115 | #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE |
| 116 | #endif |
| 117 | |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 118 | #ifdef SPD_opteed |
| 119 | /* |
Jens Wiklander | ae73b16 | 2017-08-24 15:39:09 +0200 | [diff] [blame] | 120 | * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to |
| 121 | * load/authenticate the trusted os extra image. The first 512KB of |
| 122 | * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading |
| 123 | * for OPTEE is paged image which only include the paging part using |
| 124 | * virtual memory but without "init" data. OPTEE will copy the "init" data |
| 125 | * (from pager image) to the first 512KB of TZC_DRAM, and then copy the |
| 126 | * extra image behind the "init" data. |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 127 | */ |
Jens Wiklander | ae73b16 | 2017-08-24 15:39:09 +0200 | [diff] [blame] | 128 | #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
| 129 | ARM_AP_TZC_DRAM1_SIZE - \ |
| 130 | ARM_OPTEE_PAGEABLE_LOAD_SIZE) |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 131 | #define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000) |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 132 | #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ |
| 133 | ARM_OPTEE_PAGEABLE_LOAD_BASE, \ |
| 134 | ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ |
| 135 | MT_MEMORY | MT_RW | MT_SECURE) |
Soby Mathew | 874fc9e | 2017-09-01 13:43:50 +0100 | [diff] [blame] | 136 | |
| 137 | /* |
| 138 | * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging |
| 139 | * support is enabled). |
| 140 | */ |
| 141 | #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ |
| 142 | BL32_BASE, \ |
| 143 | BL32_LIMIT - BL32_BASE, \ |
| 144 | MT_MEMORY | MT_RW | MT_SECURE) |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 145 | #endif /* SPD_opteed */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 146 | |
| 147 | #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE |
| 148 | #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ |
| 149 | ARM_TZC_DRAM1_SIZE) |
| 150 | #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ |
Alexei Fedorov | c717617 | 2020-07-13 12:11:05 +0100 | [diff] [blame] | 151 | ARM_NS_DRAM1_SIZE - 1U) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 152 | |
Sandrine Bailleux | 6c32fc7 | 2018-10-31 14:28:17 +0100 | [diff] [blame] | 153 | #define ARM_DRAM1_BASE ULL(0x80000000) |
| 154 | #define ARM_DRAM1_SIZE ULL(0x80000000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 155 | #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ |
Alexei Fedorov | c717617 | 2020-07-13 12:11:05 +0100 | [diff] [blame] | 156 | ARM_DRAM1_SIZE - 1U) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 157 | |
Sami Mujawar | a43ae7c | 2019-05-09 13:35:02 +0100 | [diff] [blame] | 158 | #define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 159 | #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE |
| 160 | #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ |
Alexei Fedorov | c717617 | 2020-07-13 12:11:05 +0100 | [diff] [blame] | 161 | ARM_DRAM2_SIZE - 1U) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 162 | |
| 163 | #define ARM_IRQ_SEC_PHY_TIMER 29 |
| 164 | |
| 165 | #define ARM_IRQ_SEC_SGI_0 8 |
| 166 | #define ARM_IRQ_SEC_SGI_1 9 |
| 167 | #define ARM_IRQ_SEC_SGI_2 10 |
| 168 | #define ARM_IRQ_SEC_SGI_3 11 |
| 169 | #define ARM_IRQ_SEC_SGI_4 12 |
| 170 | #define ARM_IRQ_SEC_SGI_5 13 |
| 171 | #define ARM_IRQ_SEC_SGI_6 14 |
| 172 | #define ARM_IRQ_SEC_SGI_7 15 |
| 173 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 174 | /* |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 175 | * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 |
| 176 | * terminology. On a GICv2 system or mode, the lists will be merged and treated |
| 177 | * as Group 0 interrupts. |
| 178 | */ |
| 179 | #define ARM_G1S_IRQ_PROPS(grp) \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 180 | INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 181 | GIC_INTR_CFG_LEVEL), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 182 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 183 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 184 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 185 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 186 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 187 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 188 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 189 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 190 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 191 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 192 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 193 | GIC_INTR_CFG_EDGE) |
| 194 | |
| 195 | #define ARM_G0_IRQ_PROPS(grp) \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 196 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 197 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 198 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 199 | GIC_INTR_CFG_EDGE) |
| 200 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 201 | #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ |
| 202 | ARM_SHARED_RAM_BASE, \ |
| 203 | ARM_SHARED_RAM_SIZE, \ |
Juan Castillo | 2e86cb1 | 2016-01-13 15:01:09 +0000 | [diff] [blame] | 204 | MT_DEVICE | MT_RW | MT_SECURE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 205 | |
| 206 | #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ |
| 207 | ARM_NS_DRAM1_BASE, \ |
| 208 | ARM_NS_DRAM1_SIZE, \ |
| 209 | MT_MEMORY | MT_RW | MT_NS) |
| 210 | |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 211 | #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ |
| 212 | ARM_DRAM2_BASE, \ |
| 213 | ARM_DRAM2_SIZE, \ |
| 214 | MT_MEMORY | MT_RW | MT_NS) |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 215 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 216 | #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ |
| 217 | TSP_SEC_MEM_BASE, \ |
| 218 | TSP_SEC_MEM_SIZE, \ |
| 219 | MT_MEMORY | MT_RW | MT_SECURE) |
| 220 | |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 221 | #if ARM_BL31_IN_DRAM |
| 222 | #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ |
| 223 | BL31_BASE, \ |
| 224 | PLAT_ARM_MAX_BL31_SIZE, \ |
| 225 | MT_MEMORY | MT_RW | MT_SECURE) |
| 226 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 227 | |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 228 | #define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \ |
| 229 | ARM_EL3_TZC_DRAM1_BASE, \ |
| 230 | ARM_EL3_TZC_DRAM1_SIZE, \ |
| 231 | MT_MEMORY | MT_RW | MT_SECURE) |
| 232 | |
Achin Gupta | e97351d | 2019-10-11 15:15:19 +0100 | [diff] [blame] | 233 | #if defined(SPD_spmd) |
| 234 | #define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \ |
| 235 | PLAT_ARM_TRUSTED_DRAM_BASE, \ |
| 236 | PLAT_ARM_TRUSTED_DRAM_SIZE, \ |
| 237 | MT_MEMORY | MT_RW | MT_SECURE) |
| 238 | #endif |
| 239 | |
| 240 | |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 241 | /* |
John Tsichritzis | c34341a | 2018-07-30 13:41:52 +0100 | [diff] [blame] | 242 | * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to |
| 243 | * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides |
| 244 | * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order |
| 245 | * to be able to access the heap. |
| 246 | */ |
| 247 | #define ARM_MAP_BL1_RW MAP_REGION_FLAT( \ |
| 248 | BL1_RW_BASE, \ |
| 249 | BL1_RW_LIMIT - BL1_RW_BASE, \ |
| 250 | MT_MEMORY | MT_RW | MT_SECURE) |
| 251 | |
| 252 | /* |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 253 | * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section |
| 254 | * otherwise one region is defined containing both. |
| 255 | */ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 256 | #if SEPARATE_CODE_AND_RODATA |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 257 | #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 258 | BL_CODE_BASE, \ |
| 259 | BL_CODE_END - BL_CODE_BASE, \ |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 260 | MT_CODE | MT_SECURE), \ |
| 261 | MAP_REGION_FLAT( \ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 262 | BL_RO_DATA_BASE, \ |
| 263 | BL_RO_DATA_END \ |
| 264 | - BL_RO_DATA_BASE, \ |
| 265 | MT_RO_DATA | MT_SECURE) |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 266 | #else |
| 267 | #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ |
| 268 | BL_CODE_BASE, \ |
| 269 | BL_CODE_END - BL_CODE_BASE, \ |
| 270 | MT_CODE | MT_SECURE) |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 271 | #endif |
| 272 | #if USE_COHERENT_MEM |
| 273 | #define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \ |
| 274 | BL_COHERENT_RAM_BASE, \ |
| 275 | BL_COHERENT_RAM_END \ |
| 276 | - BL_COHERENT_RAM_BASE, \ |
| 277 | MT_DEVICE | MT_RW | MT_SECURE) |
| 278 | #endif |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 279 | #if USE_ROMLIB |
| 280 | #define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \ |
| 281 | ROMLIB_RO_BASE, \ |
| 282 | ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\ |
| 283 | MT_CODE | MT_SECURE) |
| 284 | |
| 285 | #define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \ |
| 286 | ROMLIB_RW_BASE, \ |
| 287 | ROMLIB_RW_END - ROMLIB_RW_BASE,\ |
| 288 | MT_MEMORY | MT_RW | MT_SECURE) |
| 289 | #endif |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 290 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 291 | /* |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 292 | * Map mem_protect flash region with read and write permissions |
| 293 | */ |
| 294 | #define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \ |
| 295 | V2M_FLASH_BLOCK_SIZE, \ |
| 296 | MT_DEVICE | MT_RW | MT_SECURE) |
Manish V Badarkhe | 5e3ef6c | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 297 | /* |
| 298 | * Map the region for device tree configuration with read and write permissions |
| 299 | */ |
| 300 | #define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \ |
| 301 | (ARM_FW_CONFIGS_LIMIT \ |
| 302 | - ARM_BL_RAM_BASE), \ |
| 303 | MT_MEMORY | MT_RW | MT_SECURE) |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 304 | |
| 305 | /* |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 306 | * The max number of regions like RO(code), coherent and data required by |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 307 | * different BL stages which need to be mapped in the MMU. |
| 308 | */ |
Manish V Badarkhe | 5e3ef6c | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 309 | #define ARM_BL_REGIONS 6 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 310 | |
| 311 | #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ |
| 312 | ARM_BL_REGIONS) |
| 313 | |
| 314 | /* Memory mapped Generic timer interfaces */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 315 | #define ARM_SYS_CNTCTL_BASE UL(0x2a430000) |
| 316 | #define ARM_SYS_CNTREAD_BASE UL(0x2a800000) |
| 317 | #define ARM_SYS_TIMCTL_BASE UL(0x2a810000) |
| 318 | #define ARM_SYS_CNT_BASE_S UL(0x2a820000) |
| 319 | #define ARM_SYS_CNT_BASE_NS UL(0x2a830000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 320 | |
| 321 | #define ARM_CONSOLE_BAUDRATE 115200 |
| 322 | |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 323 | /* Trusted Watchdog constants */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 324 | #define ARM_SP805_TWDG_BASE UL(0x2a490000) |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 325 | #define ARM_SP805_TWDG_CLK_HZ 32768 |
| 326 | /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 |
| 327 | * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ |
| 328 | #define ARM_TWDG_TIMEOUT_SEC 128 |
| 329 | #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ |
| 330 | ARM_TWDG_TIMEOUT_SEC) |
| 331 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 332 | /****************************************************************************** |
| 333 | * Required platform porting definitions common to all ARM standard platforms |
| 334 | *****************************************************************************/ |
| 335 | |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 336 | /* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 337 | * This macro defines the deepest retention state possible. A higher state |
| 338 | * id will represent an invalid or a power down state. |
| 339 | */ |
| 340 | #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET |
| 341 | |
| 342 | /* |
| 343 | * This macro defines the deepest power down states possible. Any state ID |
| 344 | * higher than this is invalid. |
| 345 | */ |
| 346 | #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF |
| 347 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 348 | /* |
| 349 | * Some data must be aligned on the biggest cache line size in the platform. |
| 350 | * This is known only to the platform as it might have a combination of |
| 351 | * integrated and external caches. |
| 352 | */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 353 | #define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 354 | |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 355 | /* |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 356 | * To enable FW_CONFIG to be loaded by BL1, define the corresponding base |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 357 | * and limit. Leave enough space of BL2 meminfo. |
| 358 | */ |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 359 | #define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t)) |
Manish V Badarkhe | 0bafa82 | 2020-06-29 11:14:07 +0100 | [diff] [blame] | 360 | #define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \ |
| 361 | + (PAGE_SIZE / 2U)) |
Sathees Balya | 9095009 | 2018-11-15 14:22:30 +0000 | [diff] [blame] | 362 | |
| 363 | /* |
| 364 | * Boot parameters passed from BL2 to BL31/BL32 are stored here |
| 365 | */ |
Manish V Badarkhe | 0bafa82 | 2020-06-29 11:14:07 +0100 | [diff] [blame] | 366 | #define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT) |
| 367 | #define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \ |
| 368 | + (PAGE_SIZE / 2U)) |
Sathees Balya | 9095009 | 2018-11-15 14:22:30 +0000 | [diff] [blame] | 369 | |
| 370 | /* |
| 371 | * Define limit of firmware configuration memory: |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 372 | * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory |
Sathees Balya | 9095009 | 2018-11-15 14:22:30 +0000 | [diff] [blame] | 373 | */ |
Manish V Badarkhe | fbf1fd2 | 2020-06-09 11:31:17 +0100 | [diff] [blame] | 374 | #define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + (PAGE_SIZE * 2)) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 375 | |
| 376 | /******************************************************************************* |
| 377 | * BL1 specific defines. |
| 378 | * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of |
| 379 | * addresses. |
| 380 | ******************************************************************************/ |
| 381 | #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE |
| 382 | #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 383 | + (PLAT_ARM_TRUSTED_ROM_SIZE - \ |
| 384 | PLAT_ARM_MAX_ROMLIB_RO_SIZE)) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 385 | /* |
Vikram Kanigiri | 5d86f2e | 2016-01-21 14:08:15 +0000 | [diff] [blame] | 386 | * Put BL1 RW at the top of the Trusted SRAM. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 387 | */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 388 | #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ |
| 389 | ARM_BL_RAM_SIZE - \ |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 390 | (PLAT_ARM_MAX_BL1_RW_SIZE +\ |
| 391 | PLAT_ARM_MAX_ROMLIB_RW_SIZE)) |
| 392 | #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \ |
| 393 | (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE)) |
| 394 | |
| 395 | #define ROMLIB_RO_BASE BL1_RO_LIMIT |
| 396 | #define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE) |
| 397 | |
| 398 | #define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE) |
| 399 | #define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 400 | |
| 401 | /******************************************************************************* |
| 402 | * BL2 specific defines. |
| 403 | ******************************************************************************/ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 404 | #if BL2_AT_EL3 |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 405 | /* Put BL2 towards the middle of the Trusted SRAM */ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 406 | #define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \ |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 407 | (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000) |
Roberto Vargas | 5220780 | 2017-11-17 13:22:18 +0000 | [diff] [blame] | 408 | #define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 409 | |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 410 | #else |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 411 | /* |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 412 | * Put BL2 just below BL1. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 413 | */ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 414 | #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) |
| 415 | #define BL2_LIMIT BL1_RW_BASE |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 416 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 417 | |
| 418 | /******************************************************************************* |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 419 | * BL31 specific defines. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 420 | ******************************************************************************/ |
Madhukar Pappireddy | d741944 | 2020-01-27 15:38:26 -0600 | [diff] [blame] | 421 | #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 422 | /* |
| 423 | * Put BL31 at the bottom of TZC secured DRAM |
| 424 | */ |
| 425 | #define BL31_BASE ARM_AP_TZC_DRAM1_BASE |
| 426 | #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
| 427 | PLAT_ARM_MAX_BL31_SIZE) |
Madhukar Pappireddy | d741944 | 2020-01-27 15:38:26 -0600 | [diff] [blame] | 428 | /* |
| 429 | * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM. |
| 430 | * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten. |
| 431 | */ |
| 432 | #if SEPARATE_NOBITS_REGION |
| 433 | #define BL31_NOBITS_BASE BL2_BASE |
| 434 | #define BL31_NOBITS_LIMIT BL2_LIMIT |
| 435 | #endif /* SEPARATE_NOBITS_REGION */ |
Qixiang Xu | a5f7281 | 2017-08-31 11:45:32 +0800 | [diff] [blame] | 436 | #elif (RESET_TO_BL31) |
Manish Pandey | 2207e93 | 2019-11-06 13:17:46 +0000 | [diff] [blame] | 437 | /* Ensure Position Independent support (PIE) is enabled for this config.*/ |
| 438 | # if !ENABLE_PIE |
| 439 | # error "BL31 must be a PIE if RESET_TO_BL31=1." |
| 440 | #endif |
Qixiang Xu | a5f7281 | 2017-08-31 11:45:32 +0800 | [diff] [blame] | 441 | /* |
Soby Mathew | 68e6928 | 2018-12-12 14:13:52 +0000 | [diff] [blame] | 442 | * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely |
Soby Mathew | c5e1745 | 2019-01-07 14:07:58 +0000 | [diff] [blame] | 443 | * used for building BL31 and not used for loading BL31. |
Qixiang Xu | a5f7281 | 2017-08-31 11:45:32 +0800 | [diff] [blame] | 444 | */ |
Soby Mathew | c5e1745 | 2019-01-07 14:07:58 +0000 | [diff] [blame] | 445 | # define BL31_BASE 0x0 |
| 446 | # define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 447 | #else |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 448 | /* Put BL31 below BL2 in the Trusted SRAM.*/ |
| 449 | #define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ |
| 450 | - PLAT_ARM_MAX_BL31_SIZE) |
| 451 | #define BL31_PROGBITS_LIMIT BL2_BASE |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 452 | /* |
| 453 | * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is |
| 454 | * because in the BL2_AT_EL3 configuration, BL2 is always resident. |
| 455 | */ |
| 456 | #if BL2_AT_EL3 |
| 457 | #define BL31_LIMIT BL2_BASE |
| 458 | #else |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 459 | #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 460 | #endif |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 461 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 462 | |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 463 | #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 464 | /******************************************************************************* |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 465 | * BL32 specific defines for EL3 runtime in AArch32 mode |
| 466 | ******************************************************************************/ |
| 467 | # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME |
Manish Pandey | 928da86 | 2021-06-10 15:22:48 +0100 | [diff] [blame] | 468 | /* Ensure Position Independent support (PIE) is enabled for this config.*/ |
| 469 | # if !ENABLE_PIE |
| 470 | # error "BL32 must be a PIE if RESET_TO_SP_MIN=1." |
| 471 | #endif |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 472 | /* |
Manish Pandey | 928da86 | 2021-06-10 15:22:48 +0100 | [diff] [blame] | 473 | * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely |
| 474 | * used for building BL32 and not used for loading BL32. |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 475 | */ |
Manish Pandey | 928da86 | 2021-06-10 15:22:48 +0100 | [diff] [blame] | 476 | # define BL32_BASE 0x0 |
| 477 | # define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 478 | # else |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 479 | /* Put BL32 below BL2 in the Trusted SRAM.*/ |
| 480 | # define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ |
| 481 | - PLAT_ARM_MAX_BL32_SIZE) |
| 482 | # define BL32_PROGBITS_LIMIT BL2_BASE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 483 | # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 484 | # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */ |
| 485 | |
| 486 | #else |
| 487 | /******************************************************************************* |
| 488 | * BL32 specific defines for EL3 runtime in AArch64 mode |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 489 | ******************************************************************************/ |
| 490 | /* |
| 491 | * On ARM standard platforms, the TSP can execute from Trusted SRAM, |
| 492 | * Trusted DRAM (if available) or the DRAM region secured by the TrustZone |
| 493 | * controller. |
| 494 | */ |
Paul Beesley | db4e25a | 2019-10-14 15:27:12 +0000 | [diff] [blame] | 495 | # if SPM_MM |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 496 | # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) |
| 497 | # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) |
| 498 | # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) |
| 499 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 500 | ARM_AP_TZC_DRAM1_SIZE) |
Achin Gupta | e97351d | 2019-10-11 15:15:19 +0100 | [diff] [blame] | 501 | # elif defined(SPD_spmd) |
| 502 | # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) |
| 503 | # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) |
Arunachalam Ganapathy | 40618cf | 2020-07-27 13:51:30 +0100 | [diff] [blame] | 504 | # define BL32_BASE PLAT_ARM_SPMC_BASE |
| 505 | # define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \ |
| 506 | PLAT_ARM_SPMC_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 507 | # elif ARM_BL31_IN_DRAM |
| 508 | # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 509 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 510 | # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 511 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 512 | # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 513 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 514 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 515 | ARM_AP_TZC_DRAM1_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 516 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID |
| 517 | # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE |
| 518 | # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 519 | # define TSP_PROGBITS_LIMIT BL31_BASE |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 520 | # define BL32_BASE ARM_FW_CONFIGS_LIMIT |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 521 | # define BL32_LIMIT BL31_BASE |
| 522 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID |
| 523 | # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE |
| 524 | # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE |
| 525 | # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE |
| 526 | # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 527 | + (UL(1) << 21)) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 528 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID |
| 529 | # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE |
| 530 | # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE |
| 531 | # define BL32_BASE ARM_AP_TZC_DRAM1_BASE |
| 532 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 533 | ARM_AP_TZC_DRAM1_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 534 | # else |
| 535 | # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" |
| 536 | # endif |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 537 | #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 538 | |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 539 | /* |
| 540 | * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no |
Achin Gupta | e97351d | 2019-10-11 15:15:19 +0100 | [diff] [blame] | 541 | * SPD and no SPM-MM, as they are the only ones that can be used as BL32. |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 542 | */ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 543 | #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME |
Paul Beesley | db4e25a | 2019-10-14 15:27:12 +0000 | [diff] [blame] | 544 | # if defined(SPD_none) && !SPM_MM |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 545 | # undef BL32_BASE |
Achin Gupta | e97351d | 2019-10-11 15:15:19 +0100 | [diff] [blame] | 546 | # endif /* defined(SPD_none) && !SPM_MM */ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 547 | #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */ |
Antonio Nino Diaz | e4fa370 | 2016-04-05 11:38:49 +0100 | [diff] [blame] | 548 | |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 549 | /******************************************************************************* |
| 550 | * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. |
| 551 | ******************************************************************************/ |
| 552 | #define BL2U_BASE BL2_BASE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 553 | #define BL2U_LIMIT BL2_LIMIT |
| 554 | |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 555 | #define NS_BL2U_BASE ARM_NS_DRAM1_BASE |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 556 | #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000)) |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 557 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 558 | /* |
| 559 | * ID of the secure physical generic timer interrupt used by the TSP. |
| 560 | */ |
| 561 | #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER |
| 562 | |
| 563 | |
Vikram Kanigiri | d79214c | 2015-09-09 10:52:13 +0100 | [diff] [blame] | 564 | /* |
| 565 | * One cache line needed for bakery locks on ARM platforms |
| 566 | */ |
| 567 | #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) |
| 568 | |
Jeenu Viswambharan | b183745 | 2017-10-24 11:47:13 +0100 | [diff] [blame] | 569 | /* Priority levels for ARM platforms */ |
Jeenu Viswambharan | a5b5b8d | 2018-02-06 12:21:39 +0000 | [diff] [blame] | 570 | #define PLAT_RAS_PRI 0x10 |
Jeenu Viswambharan | b183745 | 2017-10-24 11:47:13 +0100 | [diff] [blame] | 571 | #define PLAT_SDEI_CRITICAL_PRI 0x60 |
| 572 | #define PLAT_SDEI_NORMAL_PRI 0x70 |
| 573 | |
| 574 | /* ARM platforms use 3 upper bits of secure interrupt priority */ |
Sandeep Tripathy | 1c47839 | 2020-08-12 18:42:13 +0530 | [diff] [blame] | 575 | #define PLAT_PRI_BITS 3 |
Vikram Kanigiri | d79214c | 2015-09-09 10:52:13 +0100 | [diff] [blame] | 576 | |
Jeenu Viswambharan | a5acc0a | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 577 | /* SGI used for SDEI signalling */ |
| 578 | #define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0 |
| 579 | |
Balint Dobszay | d0dbd5e | 2019-12-18 15:28:00 +0100 | [diff] [blame] | 580 | #if SDEI_IN_FCONF |
| 581 | /* ARM SDEI dynamic private event max count */ |
| 582 | #define ARM_SDEI_DP_EVENT_MAX_CNT 3 |
| 583 | |
| 584 | /* ARM SDEI dynamic shared event max count */ |
| 585 | #define ARM_SDEI_DS_EVENT_MAX_CNT 3 |
| 586 | #else |
Jeenu Viswambharan | a5acc0a | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 587 | /* ARM SDEI dynamic private event numbers */ |
| 588 | #define ARM_SDEI_DP_EVENT_0 1000 |
| 589 | #define ARM_SDEI_DP_EVENT_1 1001 |
| 590 | #define ARM_SDEI_DP_EVENT_2 1002 |
| 591 | |
| 592 | /* ARM SDEI dynamic shared event numbers */ |
| 593 | #define ARM_SDEI_DS_EVENT_0 2000 |
| 594 | #define ARM_SDEI_DS_EVENT_1 2001 |
| 595 | #define ARM_SDEI_DS_EVENT_2 2002 |
| 596 | |
Jeenu Viswambharan | 6e28446 | 2017-12-08 10:38:24 +0000 | [diff] [blame] | 597 | #define ARM_SDEI_PRIVATE_EVENTS \ |
| 598 | SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \ |
| 599 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 600 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 601 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) |
| 602 | |
| 603 | #define ARM_SDEI_SHARED_EVENTS \ |
| 604 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 605 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 606 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) |
Balint Dobszay | d0dbd5e | 2019-12-18 15:28:00 +0100 | [diff] [blame] | 607 | #endif /* SDEI_IN_FCONF */ |
Jeenu Viswambharan | 6e28446 | 2017-12-08 10:38:24 +0000 | [diff] [blame] | 608 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 609 | #endif /* ARM_DEF_H */ |