blob: 6d27b7b61a586784248f7a7bb337c70ba85b3fa5 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Madhukar Pappireddy33bd5142019-08-12 18:31:33 -05002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +01007#ifndef PSCI_H
8#define PSCI_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Soby Mathew981487a2015-07-13 14:10:57 +010010#include <platform_def.h> /* for PLAT_NUM_PWR_DOMAINS */
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011
12#include <common/bl_common.h>
13#include <lib/bakery_lock.h>
14#include <lib/psci/psci_lib.h> /* To maintain compatibility for SPDs */
15#include <lib/utils_def.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010016
Achin Gupta4f6ad662013-10-25 09:08:21 +010017/*******************************************************************************
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +000018 * Number of power domains whose state this PSCI implementation can track
Soby Mathew523d6332015-01-08 18:02:19 +000019 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +010020#ifdef PLAT_NUM_PWR_DOMAINS
21#define PSCI_NUM_PWR_DOMAINS PLAT_NUM_PWR_DOMAINS
Soby Mathew523d6332015-01-08 18:02:19 +000022#else
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060023#define PSCI_NUM_PWR_DOMAINS (U(2) * PLATFORM_CORE_COUNT)
Soby Mathew523d6332015-01-08 18:02:19 +000024#endif
25
Soby Mathew981487a2015-07-13 14:10:57 +010026#define PSCI_NUM_NON_CPU_PWR_DOMAINS (PSCI_NUM_PWR_DOMAINS - \
27 PLATFORM_CORE_COUNT)
28
29/* This is the power level corresponding to a CPU */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010030#define PSCI_CPU_PWR_LVL U(0)
Soby Mathew981487a2015-07-13 14:10:57 +010031
32/*
33 * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND
34 * uses the old power_state parameter format which has 2 bits to specify the
35 * power level, this constant is defined to be 3.
36 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070037#define PSCI_MAX_PWR_LVL U(3)
Soby Mathew981487a2015-07-13 14:10:57 +010038
Soby Mathew523d6332015-01-08 18:02:19 +000039/*******************************************************************************
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +000040 * Defines for runtime services function ids
Achin Gupta4f6ad662013-10-25 09:08:21 +010041 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070042#define PSCI_VERSION U(0x84000000)
43#define PSCI_CPU_SUSPEND_AARCH32 U(0x84000001)
44#define PSCI_CPU_SUSPEND_AARCH64 U(0xc4000001)
45#define PSCI_CPU_OFF U(0x84000002)
46#define PSCI_CPU_ON_AARCH32 U(0x84000003)
47#define PSCI_CPU_ON_AARCH64 U(0xc4000003)
48#define PSCI_AFFINITY_INFO_AARCH32 U(0x84000004)
49#define PSCI_AFFINITY_INFO_AARCH64 U(0xc4000004)
50#define PSCI_MIG_AARCH32 U(0x84000005)
51#define PSCI_MIG_AARCH64 U(0xc4000005)
52#define PSCI_MIG_INFO_TYPE U(0x84000006)
53#define PSCI_MIG_INFO_UP_CPU_AARCH32 U(0x84000007)
54#define PSCI_MIG_INFO_UP_CPU_AARCH64 U(0xc4000007)
55#define PSCI_SYSTEM_OFF U(0x84000008)
56#define PSCI_SYSTEM_RESET U(0x84000009)
57#define PSCI_FEATURES U(0x8400000A)
58#define PSCI_NODE_HW_STATE_AARCH32 U(0x8400000d)
59#define PSCI_NODE_HW_STATE_AARCH64 U(0xc400000d)
60#define PSCI_SYSTEM_SUSPEND_AARCH32 U(0x8400000E)
61#define PSCI_SYSTEM_SUSPEND_AARCH64 U(0xc400000E)
Wing Li71f69df2022-09-14 13:18:15 -070062#define PSCI_SET_SUSPEND_MODE U(0x8400000F)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070063#define PSCI_STAT_RESIDENCY_AARCH32 U(0x84000010)
64#define PSCI_STAT_RESIDENCY_AARCH64 U(0xc4000010)
65#define PSCI_STAT_COUNT_AARCH32 U(0x84000011)
66#define PSCI_STAT_COUNT_AARCH64 U(0xc4000011)
Roberto Vargasb820ad02017-07-26 09:23:09 +010067#define PSCI_SYSTEM_RESET2_AARCH32 U(0x84000012)
68#define PSCI_SYSTEM_RESET2_AARCH64 U(0xc4000012)
Roberto Vargas0a4c2612017-08-03 08:16:16 +010069#define PSCI_MEM_PROTECT U(0x84000013)
70#define PSCI_MEM_CHK_RANGE_AARCH32 U(0x84000014)
71#define PSCI_MEM_CHK_RANGE_AARCH64 U(0xc4000014)
Soby Mathew6cdddaf2015-01-07 11:10:22 +000072
Jeenu Viswambharan1814a3e2014-02-28 10:08:33 +000073/*
Juan Castillo4dc4a472014-08-12 11:17:06 +010074 * Number of PSCI calls (above) implemented
Jeenu Viswambharan1814a3e2014-02-28 10:08:33 +000075 */
Yatharth Kochar241ec6c2016-05-09 18:26:35 +010076#if ENABLE_PSCI_STAT
Wing Li71f69df2022-09-14 13:18:15 -070077#if PSCI_OS_INIT_MODE
78#define PSCI_NUM_CALLS U(30)
Yatharth Kochar241ec6c2016-05-09 18:26:35 +010079#else
Wing Li71f69df2022-09-14 13:18:15 -070080#define PSCI_NUM_CALLS U(29)
81#endif
82#else
83#if PSCI_OS_INIT_MODE
84#define PSCI_NUM_CALLS U(26)
85#else
86#define PSCI_NUM_CALLS U(25)
87#endif
Yatharth Kochar241ec6c2016-05-09 18:26:35 +010088#endif
Jeenu Viswambharan1814a3e2014-02-28 10:08:33 +000089
Soby Mathewd0194872016-04-29 19:01:30 +010090/* The macros below are used to identify PSCI calls from the SMC function ID */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070091#define PSCI_FID_MASK U(0xffe0)
92#define PSCI_FID_VALUE U(0)
Soby Mathewd0194872016-04-29 19:01:30 +010093#define is_psci_fid(_fid) \
94 (((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE)
95
Achin Gupta4f6ad662013-10-25 09:08:21 +010096/*******************************************************************************
97 * PSCI Migrate and friends
98 ******************************************************************************/
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010099#define PSCI_TOS_UP_MIG_CAP 0
100#define PSCI_TOS_NOT_UP_MIG_CAP 1
101#define PSCI_TOS_NOT_PRESENT_MP 2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100102
103/*******************************************************************************
104 * PSCI CPU_SUSPEND 'power_state' parameter specific defines
105 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700106#define PSTATE_ID_SHIFT U(0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107
Soby Mathew981487a2015-07-13 14:10:57 +0100108#if PSCI_EXTENDED_STATE_ID
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700109#define PSTATE_VALID_MASK U(0xB0000000)
110#define PSTATE_TYPE_SHIFT U(30)
111#define PSTATE_ID_MASK U(0xfffffff)
Soby Mathew981487a2015-07-13 14:10:57 +0100112#else
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700113#define PSTATE_VALID_MASK U(0xFCFE0000)
114#define PSTATE_TYPE_SHIFT U(16)
115#define PSTATE_PWR_LVL_SHIFT U(24)
116#define PSTATE_ID_MASK U(0xffff)
117#define PSTATE_PWR_LVL_MASK U(0x3)
Soby Mathew981487a2015-07-13 14:10:57 +0100118
119#define psci_get_pstate_pwrlvl(pstate) (((pstate) >> PSTATE_PWR_LVL_SHIFT) & \
120 PSTATE_PWR_LVL_MASK)
121#define psci_make_powerstate(state_id, type, pwrlvl) \
122 (((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\
123 (((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\
124 (((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT)
125#endif /* __PSCI_EXTENDED_STATE_ID__ */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100126
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700127#define PSTATE_TYPE_STANDBY U(0x0)
128#define PSTATE_TYPE_POWERDOWN U(0x1)
129#define PSTATE_TYPE_MASK U(0x1)
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000130
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131/*******************************************************************************
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000132 * PSCI CPU_FEATURES feature flag specific defines
133 ******************************************************************************/
134/* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700135#define FF_PSTATE_SHIFT U(1)
136#define FF_PSTATE_ORIG U(0)
137#define FF_PSTATE_EXTENDED U(1)
Soby Mathew981487a2015-07-13 14:10:57 +0100138#if PSCI_EXTENDED_STATE_ID
139#define FF_PSTATE FF_PSTATE_EXTENDED
140#else
141#define FF_PSTATE FF_PSTATE_ORIG
142#endif
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000143
144/* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700145#define FF_MODE_SUPPORT_SHIFT U(0)
Wing Lid28393a2022-09-14 13:18:19 -0700146#if PSCI_OS_INIT_MODE
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700147#define FF_SUPPORTS_OS_INIT_MODE U(1)
Wing Lid28393a2022-09-14 13:18:19 -0700148#else
149#define FF_SUPPORTS_OS_INIT_MODE U(0)
150#endif
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000151
152/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100153 * PSCI version
154 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700155#define PSCI_MAJOR_VER (U(1) << 16)
Roberto Vargasffb34d02017-09-11 09:11:58 +0100156#define PSCI_MINOR_VER U(0x1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
158/*******************************************************************************
159 * PSCI error codes
160 ******************************************************************************/
161#define PSCI_E_SUCCESS 0
162#define PSCI_E_NOT_SUPPORTED -1
163#define PSCI_E_INVALID_PARAMS -2
164#define PSCI_E_DENIED -3
165#define PSCI_E_ALREADY_ON -4
166#define PSCI_E_ON_PENDING -5
167#define PSCI_E_INTERN_FAIL -6
168#define PSCI_E_NOT_PRESENT -7
169#define PSCI_E_DISABLED -8
Soby Mathewf1f97a12015-07-15 12:13:26 +0100170#define PSCI_E_INVALID_ADDRESS -9
Achin Gupta4f6ad662013-10-25 09:08:21 +0100171
Soby Mathew011ca182015-07-29 17:05:03 +0100172#define PSCI_INVALID_MPIDR ~((u_register_t)0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100173
Roberto Vargasb820ad02017-07-26 09:23:09 +0100174/*
175 * SYSTEM_RESET2 macros
176 */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100177#define PSCI_RESET2_TYPE_VENDOR_SHIFT U(31)
178#define PSCI_RESET2_TYPE_VENDOR (U(1) << PSCI_RESET2_TYPE_VENDOR_SHIFT)
179#define PSCI_RESET2_TYPE_ARCH (U(0) << PSCI_RESET2_TYPE_VENDOR_SHIFT)
180#define PSCI_RESET2_SYSTEM_WARM_RESET (PSCI_RESET2_TYPE_ARCH | U(0))
Roberto Vargasb820ad02017-07-26 09:23:09 +0100181
Julius Werner53456fc2019-07-09 13:49:11 -0700182#ifndef __ASSEMBLER__
Achin Gupta4f6ad662013-10-25 09:08:21 +0100183
Soby Mathew981487a2015-07-13 14:10:57 +0100184#include <stdint.h>
Soby Mathew981487a2015-07-13 14:10:57 +0100185
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100186/* Function to help build the psci capabilities bitfield */
187
188static inline unsigned int define_psci_cap(unsigned int x)
189{
190 return U(1) << (x & U(0x1f));
191}
192
193
194/* Power state helper functions */
195
196static inline unsigned int psci_get_pstate_id(unsigned int power_state)
197{
198 return ((power_state) >> PSTATE_ID_SHIFT) & PSTATE_ID_MASK;
199}
200
201static inline unsigned int psci_get_pstate_type(unsigned int power_state)
202{
203 return ((power_state) >> PSTATE_TYPE_SHIFT) & PSTATE_TYPE_MASK;
204}
205
206static inline unsigned int psci_check_power_state(unsigned int power_state)
207{
208 return ((power_state) & PSTATE_VALID_MASK);
209}
210
Soby Mathew981487a2015-07-13 14:10:57 +0100211/*
212 * These are the states reported by the PSCI_AFFINITY_INFO API for the specified
213 * CPU. The definitions of these states can be found in Section 5.7.1 in the
214 * PSCI specification (ARM DEN 0022C).
215 */
216typedef enum {
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700217 AFF_STATE_ON = U(0),
218 AFF_STATE_OFF = U(1),
219 AFF_STATE_ON_PENDING = U(2)
Soby Mathew981487a2015-07-13 14:10:57 +0100220} aff_info_state_t;
221
222/*
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100223 * These are the power states reported by PSCI_NODE_HW_STATE API for the
224 * specified CPU. The definitions of these states can be found in Section 5.15.3
225 * of PSCI specification (ARM DEN 0022C).
226 */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100227#define HW_ON 0
228#define HW_OFF 1
229#define HW_STANDBY 2
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100230
231/*
Soby Mathew981487a2015-07-13 14:10:57 +0100232 * Macro to represent invalid affinity level within PSCI.
233 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700234#define PSCI_INVALID_PWR_LVL (PLAT_MAX_PWR_LVL + U(1))
Vikram Kanigirif100f412014-04-01 19:26:26 +0100235
Soby Mathew981487a2015-07-13 14:10:57 +0100236/*
237 * Type for representing the local power state at a particular level.
238 */
239typedef uint8_t plat_local_state_t;
240
241/* The local state macro used to represent RUN state. */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100242#define PSCI_LOCAL_STATE_RUN U(0)
Achin Gupta75f73672013-12-05 16:33:10 +0000243
Soby Mathew981487a2015-07-13 14:10:57 +0100244/*
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100245 * Function to test whether the plat_local_state is RUN state
Soby Mathew981487a2015-07-13 14:10:57 +0100246 */
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100247static inline int is_local_state_run(unsigned int plat_local_state)
248{
249 return (plat_local_state == PSCI_LOCAL_STATE_RUN) ? 1 : 0;
250}
Vikram Kanigirif100f412014-04-01 19:26:26 +0100251
Soby Mathew981487a2015-07-13 14:10:57 +0100252/*
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100253 * Function to test whether the plat_local_state is RETENTION state
Soby Mathew981487a2015-07-13 14:10:57 +0100254 */
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100255static inline int is_local_state_retn(unsigned int plat_local_state)
256{
257 return ((plat_local_state > PSCI_LOCAL_STATE_RUN) &&
258 (plat_local_state <= PLAT_MAX_RET_STATE)) ? 1 : 0;
259}
Vikram Kanigirif100f412014-04-01 19:26:26 +0100260
Soby Mathew981487a2015-07-13 14:10:57 +0100261/*
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100262 * Function to test whether the plat_local_state is OFF state
Soby Mathew981487a2015-07-13 14:10:57 +0100263 */
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100264static inline int is_local_state_off(unsigned int plat_local_state)
265{
266 return ((plat_local_state > PLAT_MAX_RET_STATE) &&
267 (plat_local_state <= PLAT_MAX_OFF_STATE)) ? 1 : 0;
268}
Dan Handley2bd4ef22014-04-09 13:14:54 +0100269
Soby Mathew981487a2015-07-13 14:10:57 +0100270/*****************************************************************************
271 * This data structure defines the representation of the power state parameter
272 * for its exchange between the generic PSCI code and the platform port. For
273 * example, it is used by the platform port to specify the requested power
274 * states during a power management operation. It is used by the generic code to
275 * inform the platform about the target power states that each level should
276 * enter.
277 ****************************************************************************/
278typedef struct psci_power_state {
279 /*
280 * The pwr_domain_state[] stores the local power state at each level
281 * for the CPU.
282 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700283 plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + U(1)];
Wing Li2c556f32022-09-14 13:18:17 -0700284#if PSCI_OS_INIT_MODE
285 /*
286 * The highest power level at which the current CPU is the last running
287 * CPU.
288 */
289 unsigned int last_at_pwrlvl;
290#endif
Soby Mathew981487a2015-07-13 14:10:57 +0100291} psci_power_state_t;
Dan Handley2bd4ef22014-04-09 13:14:54 +0100292
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100293/*******************************************************************************
294 * Structure used to store per-cpu information relevant to the PSCI service.
295 * It is populated in the per-cpu data array. In return we get a guarantee that
296 * this information will not reside on a cache line shared with another cpu.
297 ******************************************************************************/
298typedef struct psci_cpu_data {
Soby Mathew981487a2015-07-13 14:10:57 +0100299 /* State as seen by PSCI Affinity Info API */
300 aff_info_state_t aff_info_state;
Soby Mathew011ca182015-07-29 17:05:03 +0100301
Soby Mathew981487a2015-07-13 14:10:57 +0100302 /*
303 * Highest power level which takes part in a power management
304 * operation.
305 */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100306 unsigned int target_pwrlvl;
Soby Mathew011ca182015-07-29 17:05:03 +0100307
Soby Mathew981487a2015-07-13 14:10:57 +0100308 /* The local power state of this CPU */
309 plat_local_state_t local_state;
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100310} psci_cpu_data_t;
Dan Handley2bd4ef22014-04-09 13:14:54 +0100311
Achin Gupta4f6ad662013-10-25 09:08:21 +0100312/*******************************************************************************
313 * Structure populated by platform specific code to export routines which
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +0000314 * perform common low level power management functions
Achin Gupta4f6ad662013-10-25 09:08:21 +0100315 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +0100316typedef struct plat_psci_ops {
317 void (*cpu_standby)(plat_local_state_t cpu_state);
318 int (*pwr_domain_on)(u_register_t mpidr);
319 void (*pwr_domain_off)(const psci_power_state_t *target_state);
Varun Wadekarae87f4b2017-07-10 16:02:05 -0700320 void (*pwr_domain_suspend_pwrdown_early)(
321 const psci_power_state_t *target_state);
Wing Li2c556f32022-09-14 13:18:17 -0700322#if PSCI_OS_INIT_MODE
323 int (*pwr_domain_suspend)(const psci_power_state_t *target_state);
324#else
Soby Mathew981487a2015-07-13 14:10:57 +0100325 void (*pwr_domain_suspend)(const psci_power_state_t *target_state);
Wing Li2c556f32022-09-14 13:18:17 -0700326#endif
Soby Mathew981487a2015-07-13 14:10:57 +0100327 void (*pwr_domain_on_finish)(const psci_power_state_t *target_state);
Madhukar Pappireddy33bd5142019-08-12 18:31:33 -0500328 void (*pwr_domain_on_finish_late)(
329 const psci_power_state_t *target_state);
Soby Mathew981487a2015-07-13 14:10:57 +0100330 void (*pwr_domain_suspend_finish)(
331 const psci_power_state_t *target_state);
Yann Gautierbcf8ba22018-11-09 18:21:51 +0100332 void __dead2 (*pwr_domain_pwr_down_wfi)(
333 const psci_power_state_t *target_state);
334 void __dead2 (*system_off)(void);
335 void __dead2 (*system_reset)(void);
Soby Mathew981487a2015-07-13 14:10:57 +0100336 int (*validate_power_state)(unsigned int power_state,
337 psci_power_state_t *req_state);
Soby Mathew011ca182015-07-29 17:05:03 +0100338 int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint);
Soby Mathew981487a2015-07-13 14:10:57 +0100339 void (*get_sys_suspend_power_state)(
340 psci_power_state_t *req_state);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100341 int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state,
342 int pwrlvl);
343 int (*translate_power_state_by_mpidr)(u_register_t mpidr,
344 unsigned int power_state,
345 psci_power_state_t *output_state);
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100346 int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level);
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100347 int (*mem_protect_chk)(uintptr_t base, u_register_t length);
348 int (*read_mem_protect)(int *val);
349 int (*write_mem_protect)(int val);
Roberto Vargasb820ad02017-07-26 09:23:09 +0100350 int (*system_reset2)(int is_vendor,
351 int reset_type, u_register_t cookie);
Soby Mathew981487a2015-07-13 14:10:57 +0100352} plat_psci_ops_t;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100353
354/*******************************************************************************
355 * Function & Data prototypes
356 ******************************************************************************/
Dan Handleya17fefa2014-05-14 12:38:32 +0100357unsigned int psci_version(void);
Soby Mathew011ca182015-07-29 17:05:03 +0100358int psci_cpu_on(u_register_t target_cpu,
359 uintptr_t entrypoint,
360 u_register_t context_id);
361int psci_cpu_suspend(unsigned int power_state,
362 uintptr_t entrypoint,
363 u_register_t context_id);
364int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id);
365int psci_cpu_off(void);
366int psci_affinity_info(u_register_t target_affinity,
367 unsigned int lowest_affinity_level);
368int psci_migrate(u_register_t target_cpu);
Soby Mathew110fe362014-10-23 10:35:34 +0100369int psci_migrate_info_type(void);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100370u_register_t psci_migrate_info_up_cpu(void);
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100371int psci_node_hw_state(u_register_t target_cpu,
372 unsigned int power_level);
Soby Mathew011ca182015-07-29 17:05:03 +0100373int psci_features(unsigned int psci_fid);
Wing Li71f69df2022-09-14 13:18:15 -0700374#if PSCI_OS_INIT_MODE
375int psci_set_suspend_mode(unsigned int mode);
376#endif
Dan Handleya17fefa2014-05-14 12:38:32 +0100377void __dead2 psci_power_down_wfi(void);
Soby Mathewd0194872016-04-29 19:01:30 +0100378void psci_arch_setup(void);
379
Julius Werner53456fc2019-07-09 13:49:11 -0700380#endif /*__ASSEMBLER__*/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100381
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100382#endif /* PSCI_H */