blob: 8edb0247e349323002a7dbe381ab058f19090962 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Jimmy Brisson39f9eee2020-08-05 13:44:05 -05002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Varun Wadekarcb2dd3a2023-04-25 14:58:33 +01003 * Copyright (c) 2020-2023, NVIDIA Corporation. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05306 */
7
Varun Wadekarb316e242015-05-19 16:48:04 +05308#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053015#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <drivers/console.h>
17#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/mmio.h>
19#include <lib/psci/psci.h>
20#include <plat/common/platform.h>
21
Varun Wadekarb316e242015-05-19 16:48:04 +053022#include <memctrl.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053023#include <pmc.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053024#include <tegra_def.h>
Harvey Hsieh9e083c72017-04-10 16:20:32 +080025#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053026#include <tegra_private.h>
27
28extern uint64_t tegra_bl31_phys_base;
Varun Wadekara78bb1b2015-08-07 10:03:00 +053029extern uint64_t tegra_sec_entry_point;
Varun Wadekarb316e242015-05-19 16:48:04 +053030
Varun Wadekarb316e242015-05-19 16:48:04 +053031/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +053032 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
33 * call to get the `power_state` parameter. This allows the platform to encode
34 * the appropriate State-ID field within the `power_state` parameter which can
35 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
36******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -070037static void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053038{
Varun Wadekarf2aa1be2016-06-07 12:00:06 -070039 /* all affinities use system suspend state id */
Anthony Zhou85a8fa02017-03-22 14:42:42 +080040 for (uint32_t i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) {
Varun Wadekarf2aa1be2016-06-07 12:00:06 -070041 req_state->pwr_domain_state[i] = PSTATE_ID_SOC_POWERDN;
Anthony Zhou85a8fa02017-03-22 14:42:42 +080042 }
Varun Wadekarb316e242015-05-19 16:48:04 +053043}
44
45/*******************************************************************************
46 * Handler called when an affinity instance is about to enter standby.
47 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -070048static void tegra_cpu_standby(plat_local_state_t cpu_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053049{
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -070050 u_register_t saved_scr_el3;
51
Anthony Zhou85a8fa02017-03-22 14:42:42 +080052 (void)cpu_state;
53
Varun Wadekarb3421ce2017-12-27 18:10:12 -080054 /* Tegra SoC specific handler */
55 if (tegra_soc_cpu_standby(cpu_state) != PSCI_E_SUCCESS)
56 ERROR("%s failed\n", __func__);
57
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -070058 saved_scr_el3 = read_scr_el3();
59
60 /*
61 * As per ARM ARM D1.17.2, any physical IRQ interrupt received by the
62 * PE will be treated as a wake-up event, if SCR_EL3.IRQ is set to '1',
63 * irrespective of the value of the PSTATE.I bit value.
64 */
65 write_scr_el3(saved_scr_el3 | SCR_IRQ_BIT);
66
Varun Wadekarb316e242015-05-19 16:48:04 +053067 /*
68 * Enter standby state
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -070069 *
70 * dsb & isb is good practice before using wfi to enter low power states
Varun Wadekarb316e242015-05-19 16:48:04 +053071 */
72 dsb();
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -070073 isb();
Varun Wadekarb316e242015-05-19 16:48:04 +053074 wfi();
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -070075
76 /*
77 * Restore saved scr_el3 that has IRQ bit cleared as we don't want EL3
78 * handling any further interrupts
79 */
80 write_scr_el3(saved_scr_el3);
Varun Wadekarb316e242015-05-19 16:48:04 +053081}
82
83/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053084 * Handler called when an affinity instance is about to be turned on. The
85 * level and mpidr determine the affinity instance.
86 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -070087static int32_t tegra_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +053088{
Varun Wadekara78bb1b2015-08-07 10:03:00 +053089 return tegra_soc_pwr_domain_on(mpidr);
Varun Wadekarb316e242015-05-19 16:48:04 +053090}
91
92/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +053093 * Handler called when a power domain is about to be turned off. The
94 * target_state encodes the power state that each level should transition to.
Varun Wadekarcb2dd3a2023-04-25 14:58:33 +010095 * Return error if CPU off sequence is not allowed for the current core.
96 ******************************************************************************/
97static int tegra_pwr_domain_off_early(const psci_power_state_t *target_state)
98{
99 return tegra_soc_pwr_domain_off_early(target_state);
100}
101
102/*******************************************************************************
103 * Handler called when a power domain is about to be turned off. The
104 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530105 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -0700106static void tegra_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530107{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800108 (void)tegra_soc_pwr_domain_off(target_state);
anzhoudd7de852020-08-05 22:34:13 +0800109
110 /* disable GICC */
111 tegra_gic_cpuif_deactivate();
Varun Wadekarb316e242015-05-19 16:48:04 +0530112}
113
114/*******************************************************************************
Varun Wadekard22429d2016-03-18 14:35:28 -0700115 * Handler called when a power domain is about to be suspended. The
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530116 * target_state encodes the power state that each level should transition to.
Varun Wadekar99782e82017-07-05 17:44:12 -0700117 * This handler is called with SMP and data cache enabled, when
118 * HW_ASSISTED_COHERENCY = 0
119 ******************************************************************************/
120void tegra_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
121{
122 tegra_soc_pwr_domain_suspend_pwrdown_early(target_state);
123}
124
125/*******************************************************************************
126 * Handler called when a power domain is about to be suspended. The
127 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530128 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -0700129static void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530130{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800131 (void)tegra_soc_pwr_domain_suspend(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530132
133 /* disable GICC */
134 tegra_gic_cpuif_deactivate();
135}
136
137/*******************************************************************************
Varun Wadekard22429d2016-03-18 14:35:28 -0700138 * Handler called at the end of the power domain suspend sequence. The
139 * target_state encodes the power state that each level should transition to.
140 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -0700141static __dead2 void tegra_pwr_domain_power_down_wfi(const psci_power_state_t
Varun Wadekard22429d2016-03-18 14:35:28 -0700142 *target_state)
143{
144 /* call the chip's power down handler */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800145 (void)tegra_soc_pwr_domain_power_down_wfi(target_state);
Varun Wadekard22429d2016-03-18 14:35:28 -0700146
Varun Wadekar9ddf8632019-12-11 13:22:21 -0800147 /* Disable console if we are entering deep sleep. */
148 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
149 PSTATE_ID_SOC_POWERDN) {
150 INFO("%s: complete. Entering System Suspend...\n", __func__);
Jimmy Brisson39f9eee2020-08-05 13:44:05 -0500151 console_flush();
Varun Wadekar9ddf8632019-12-11 13:22:21 -0800152 console_switch_state(0);
153 }
154
Vignesh Radhakrishnan833d89c2017-05-25 10:31:42 -0700155 wfi();
Varun Wadekard22429d2016-03-18 14:35:28 -0700156 panic();
157}
158
159/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530160 * Handler called when a power domain has just been powered on after
161 * being turned off earlier. The target_state encodes the low power state that
162 * each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530163 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -0700164static void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530165{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800166 const plat_params_from_bl2_t *plat_params;
Varun Wadekarb316e242015-05-19 16:48:04 +0530167
168 /*
Varun Wadekarb316e242015-05-19 16:48:04 +0530169 * Check if we are exiting from deep sleep.
170 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530171 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
172 PSTATE_ID_SOC_POWERDN) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530173
Varun Wadekarfd60a272020-03-21 18:49:33 -0700174 /*
175 * On entering System Suspend state, the GIC loses power
176 * completely. Initialize the GIC global distributor and
177 * GIC cpu interfaces.
178 */
179 tegra_gic_init();
180
Ambroise Vincent09a22e72019-05-29 14:04:16 +0100181 /* Restart console output. */
182 console_switch_state(CONSOLE_FLAG_RUNTIME);
Varun Wadekara2c6be62016-08-01 22:16:21 -0700183
Varun Wadekarb316e242015-05-19 16:48:04 +0530184 /*
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800185 * Restore Memory Controller settings as it loses state
186 * during system suspend.
Varun Wadekarb316e242015-05-19 16:48:04 +0530187 */
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800188 tegra_memctrl_restore_settings();
Varun Wadekarb316e242015-05-19 16:48:04 +0530189
190 /*
191 * Security configuration to allow DRAM/device access.
192 */
193 plat_params = bl31_get_plat_params();
Varun Wadekar6bb62462015-10-06 12:49:31 +0530194 tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800195 (uint32_t)plat_params->tzdram_size);
Varun Wadekard5f578a2016-06-01 19:34:37 -0700196
Varun Wadekarfd60a272020-03-21 18:49:33 -0700197 } else {
198 /*
199 * Initialize the GIC cpu and distributor interfaces
200 */
201 tegra_gic_pcpu_init();
Varun Wadekarb316e242015-05-19 16:48:04 +0530202 }
203
204 /*
205 * Reset hardware settings.
206 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800207 (void)tegra_soc_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530208}
209
210/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530211 * Handler called when a power domain has just been powered on after
212 * having been suspended earlier. The target_state encodes the low power state
213 * that each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530214 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -0700215static void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530216{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530217 tegra_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530218}
219
220/*******************************************************************************
221 * Handler called when the system wants to be powered off
222 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -0700223static __dead2 void tegra_system_off(void)
Varun Wadekarb316e242015-05-19 16:48:04 +0530224{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800225 INFO("Powering down system...\n");
226
227 tegra_soc_prepare_system_off();
Varun Wadekarb316e242015-05-19 16:48:04 +0530228}
229
230/*******************************************************************************
231 * Handler called when the system wants to be restarted.
232 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -0700233static __dead2 void tegra_system_reset(void)
Varun Wadekarb316e242015-05-19 16:48:04 +0530234{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800235 INFO("Restarting system...\n");
236
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800237 /* per-SoC system reset handler */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800238 (void)tegra_soc_prepare_system_reset();
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800239
Varun Wadekar29b46652018-05-17 11:10:13 -0700240 /* wait for the system to reset */
241 for (;;) {
242 ;
243 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530244}
245
246/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530247 * Handler called to check the validity of the power state parameter.
248 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -0700249static int32_t tegra_validate_power_state(uint32_t power_state,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530250 psci_power_state_t *req_state)
251{
Anthony Zhou4408e882017-07-07 14:29:51 +0800252 assert(req_state != NULL);
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530253
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530254 return tegra_soc_validate_power_state(power_state, req_state);
255}
256
257/*******************************************************************************
258 * Platform handler called to check the validity of the non secure entrypoint.
259 ******************************************************************************/
David Pu1d547532019-08-08 14:20:03 -0700260static int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint)
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530261{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800262 int32_t ret = PSCI_E_INVALID_ADDRESS;
263
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530264 /*
265 * Check if the non secure entrypoint lies within the non
266 * secure DRAM.
267 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800268 if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END)) {
269 ret = PSCI_E_SUCCESS;
270 }
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530271
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800272 return ret;
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530273}
274
275/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530276 * Export the platform handlers to enable psci to invoke them
277 ******************************************************************************/
Varun Wadekar8d7a02b2018-06-26 16:07:50 -0700278static plat_psci_ops_t tegra_plat_psci_ops = {
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530279 .cpu_standby = tegra_cpu_standby,
280 .pwr_domain_on = tegra_pwr_domain_on,
Varun Wadekarcb2dd3a2023-04-25 14:58:33 +0100281 .pwr_domain_off_early = tegra_pwr_domain_off_early,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530282 .pwr_domain_off = tegra_pwr_domain_off,
Varun Wadekar99782e82017-07-05 17:44:12 -0700283 .pwr_domain_suspend_pwrdown_early = tegra_pwr_domain_suspend_pwrdown_early,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530284 .pwr_domain_suspend = tegra_pwr_domain_suspend,
285 .pwr_domain_on_finish = tegra_pwr_domain_on_finish,
286 .pwr_domain_suspend_finish = tegra_pwr_domain_suspend_finish,
Varun Wadekard22429d2016-03-18 14:35:28 -0700287 .pwr_domain_pwr_down_wfi = tegra_pwr_domain_power_down_wfi,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530288 .system_off = tegra_system_off,
289 .system_reset = tegra_system_reset,
290 .validate_power_state = tegra_validate_power_state,
291 .validate_ns_entrypoint = tegra_validate_ns_entrypoint,
292 .get_sys_suspend_power_state = tegra_get_sys_suspend_power_state,
Varun Wadekarb316e242015-05-19 16:48:04 +0530293};
294
295/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530296 * Export the platform specific power ops and initialize Power Controller
Varun Wadekarb316e242015-05-19 16:48:04 +0530297 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530298int plat_setup_psci_ops(uintptr_t sec_entrypoint,
299 const plat_psci_ops_t **psci_ops)
Varun Wadekarb316e242015-05-19 16:48:04 +0530300{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530301 psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };
302
303 /*
304 * Flush entrypoint variable to PoC since it will be
305 * accessed after a reset with the caches turned off.
306 */
307 tegra_sec_entry_point = sec_entrypoint;
308 flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));
309
Varun Wadekarb316e242015-05-19 16:48:04 +0530310 /*
311 * Reset hardware settings.
312 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800313 (void)tegra_soc_pwr_domain_on_finish(&target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530314
315 /*
Varun Wadekar8d7a02b2018-06-26 16:07:50 -0700316 * Disable System Suspend if the platform does not
317 * support it
318 */
319 if (!plat_supports_system_suspend()) {
320 tegra_plat_psci_ops.get_sys_suspend_power_state = NULL;
321 }
322
323 /*
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530324 * Initialize PSCI ops struct
Varun Wadekarb316e242015-05-19 16:48:04 +0530325 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530326 *psci_ops = &tegra_plat_psci_ops;
Varun Wadekarb316e242015-05-19 16:48:04 +0530327
328 return 0;
329}
Varun Wadekar24975392016-05-05 14:13:30 -0700330
331/*******************************************************************************
332 * Platform handler to calculate the proper target power level at the
333 * specified affinity level
334 ******************************************************************************/
335plat_local_state_t plat_get_target_pwr_state(unsigned int lvl,
336 const plat_local_state_t *states,
337 unsigned int ncpu)
338{
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700339 return tegra_soc_get_target_pwr_state(lvl, states, ncpu);
Varun Wadekar24975392016-05-05 14:13:30 -0700340}