blob: 41dae9e763bbe4fec52628ea2442bbbaed1cb441 [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
2 * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <common/debug.h>
9#include <common/runtime_svc.h>
Hadi Asyrafi67942302019-10-22 13:28:51 +080010#include <lib/mmio.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080011#include <tools_share/uuid.h>
12
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +080013#include "socfpga_mailbox.h"
Hadi Asyrafi36a9f302019-12-24 10:42:52 +080014#include "socfpga_reset_manager.h"
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080015#include "socfpga_sip_svc.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080016
17/* Number of SiP Calls implemented */
18#define SIP_NUM_CALLS 0x3
19
20/* Total buffer the driver can hold */
21#define FPGA_CONFIG_BUFFER_SIZE 4
22
Tien Hock, Loh500b2322019-10-30 14:49:40 +080023static int current_block;
24static int read_block;
25static int current_buffer;
26static int send_id;
27static int rcv_id;
28static int max_blocks;
29static uint32_t bytes_per_block;
30static uint32_t blocks_submitted;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +080031static int is_partial_reconfig;
Hadi Asyrafi616da772019-06-27 11:34:03 +080032
33struct fpga_config_info {
34 uint32_t addr;
35 int size;
36 int size_written;
37 uint32_t write_requested;
38 int subblocks_sent;
39 int block_number;
40};
41
42/* SiP Service UUID */
43DEFINE_SVC_UUID2(intl_svc_uid,
44 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
45 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
46
Hadi Asyraficee6aa92019-12-17 15:25:04 +080047static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +080048 uint64_t x1,
49 uint64_t x2,
50 uint64_t x3,
51 uint64_t x4,
52 void *cookie,
53 void *handle,
54 uint64_t flags)
55{
56 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
57 SMC_RET1(handle, SMC_UNK);
58}
59
60struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
61
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080062static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi616da772019-06-27 11:34:03 +080063{
64 uint32_t args[3];
65
66 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080067 args[0] = (1<<8);
68 args[1] = buffer->addr + buffer->size_written;
69 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi616da772019-06-27 11:34:03 +080070 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi616da772019-06-27 11:34:03 +080071 current_buffer++;
72 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080073 } else
Hadi Asyrafi616da772019-06-27 11:34:03 +080074 args[2] = bytes_per_block;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080075
76 buffer->size_written += args[2];
77 mailbox_send_cmd_async(
78 send_id++ % MBOX_MAX_JOB_ID,
79 MBOX_RECONFIG_DATA,
80 args, 3, 0);
81
82 buffer->subblocks_sent++;
Hadi Asyrafi616da772019-06-27 11:34:03 +080083 max_blocks--;
84 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080085
86 return !max_blocks;
Hadi Asyrafi616da772019-06-27 11:34:03 +080087}
88
89static int intel_fpga_sdm_write_all(void)
90{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080091 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
92 if (intel_fpga_sdm_write_buffer(
93 &fpga_config_buffers[current_buffer]))
94 break;
Hadi Asyrafi616da772019-06-27 11:34:03 +080095 return 0;
96}
97
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080098static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type)
Hadi Asyrafi616da772019-06-27 11:34:03 +080099{
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +0800100 uint32_t ret;
101
102 if (query_type == 1)
103 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS);
104 else
105 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS);
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800106
107 if (ret) {
108 if (ret == MBOX_CFGSTAT_STATE_CONFIG)
109 return INTEL_SIP_SMC_STATUS_BUSY;
110 else
111 return INTEL_SIP_SMC_STATUS_ERROR;
112 }
113
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800114 if (query_type != 1) {
115 /* full reconfiguration */
116 if (!is_partial_reconfig)
117 socfpga_bridges_enable(); /* Enable bridge */
118 }
119
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800120 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800121}
122
123static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
124{
125 int i;
126
127 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
128 if (fpga_config_buffers[i].block_number == current_block) {
129 fpga_config_buffers[i].subblocks_sent--;
130 if (fpga_config_buffers[i].subblocks_sent == 0
131 && fpga_config_buffers[i].size <=
132 fpga_config_buffers[i].size_written) {
133 fpga_config_buffers[i].write_requested = 0;
134 current_block++;
135 *buffer_addr_completed =
136 fpga_config_buffers[i].addr;
137 return 0;
138 }
139 }
140 }
141
142 return -1;
143}
144
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800145static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800146 uint32_t *count)
147{
148 uint32_t status = INTEL_SIP_SMC_STATUS_OK;
149 *count = 0;
150 int resp_len = 0;
151 uint32_t resp[5];
152 int all_completed = 1;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800153
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800154 while (*count < 3) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800155
Hadi Asyrafi9dfc0472019-11-12 16:39:46 +0800156 resp_len = mailbox_read_response(rcv_id % MBOX_MAX_JOB_ID,
157 resp, sizeof(resp) / sizeof(resp[0]));
Hadi Asyrafi616da772019-06-27 11:34:03 +0800158
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800159 if (resp_len < 0)
160 break;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800161
Hadi Asyrafi616da772019-06-27 11:34:03 +0800162 max_blocks++;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800163 rcv_id++;
164
Hadi Asyrafi616da772019-06-27 11:34:03 +0800165 if (mark_last_buffer_xfer_completed(
166 &completed_addr[*count]) == 0)
167 *count = *count + 1;
168 else
169 break;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800170 }
171
172 if (*count <= 0) {
173 if (resp_len != MBOX_NO_RESPONSE &&
174 resp_len != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800175 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800176 return INTEL_SIP_SMC_STATUS_ERROR;
177 }
178
179 *count = 0;
180 }
181
182 intel_fpga_sdm_write_all();
183
184 if (*count > 0)
185 status = INTEL_SIP_SMC_STATUS_OK;
186 else if (*count == 0)
187 status = INTEL_SIP_SMC_STATUS_BUSY;
188
189 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
190 if (fpga_config_buffers[i].write_requested != 0) {
191 all_completed = 0;
192 break;
193 }
194 }
195
196 if (all_completed == 1)
197 return INTEL_SIP_SMC_STATUS_OK;
198
199 return status;
200}
201
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800202static int intel_fpga_config_start(uint32_t config_type)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800203{
204 uint32_t response[3];
205 int status = 0;
206
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800207 is_partial_reconfig = config_type;
208
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800209 mailbox_clear_response();
210
Hadi Asyrafi9dfc0472019-11-12 16:39:46 +0800211 mailbox_send_cmd(1, MBOX_CMD_CANCEL, 0, 0, 0, NULL, 0);
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800212
213 status = mailbox_send_cmd(1, MBOX_RECONFIG, 0, 0, 0,
Hadi Asyrafi9dfc0472019-11-12 16:39:46 +0800214 response, sizeof(response) / sizeof(response[0]));
Hadi Asyrafi616da772019-06-27 11:34:03 +0800215
216 if (status < 0)
217 return status;
218
219 max_blocks = response[0];
220 bytes_per_block = response[1];
221
222 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
223 fpga_config_buffers[i].size = 0;
224 fpga_config_buffers[i].size_written = 0;
225 fpga_config_buffers[i].addr = 0;
226 fpga_config_buffers[i].write_requested = 0;
227 fpga_config_buffers[i].block_number = 0;
228 fpga_config_buffers[i].subblocks_sent = 0;
229 }
230
231 blocks_submitted = 0;
232 current_block = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800233 read_block = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800234 current_buffer = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800235 send_id = 0;
236 rcv_id = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800237
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800238 /* full reconfiguration */
239 if (!is_partial_reconfig) {
240 /* Disable bridge */
241 socfpga_bridges_disable();
242 }
243
Hadi Asyrafi616da772019-06-27 11:34:03 +0800244 return 0;
245}
246
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800247static bool is_fpga_config_buffer_full(void)
248{
249 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
250 if (!fpga_config_buffers[i].write_requested)
251 return false;
252 return true;
253}
254
255static bool is_address_in_ddr_range(uint64_t addr)
256{
257 if (addr >= DRAM_BASE && addr <= DRAM_BASE + DRAM_SIZE)
258 return true;
259
260 return false;
261}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800262
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800263static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800264{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800265 int i;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800266
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800267 intel_fpga_sdm_write_all();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800268
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800269 if (!is_address_in_ddr_range(mem) ||
270 !is_address_in_ddr_range(mem + size) ||
271 is_fpga_config_buffer_full())
272 return INTEL_SIP_SMC_STATUS_REJECTED;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800273
274 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800275 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
276
277 if (!fpga_config_buffers[j].write_requested) {
278 fpga_config_buffers[j].addr = mem;
279 fpga_config_buffers[j].size = size;
280 fpga_config_buffers[j].size_written = 0;
281 fpga_config_buffers[j].write_requested = 1;
282 fpga_config_buffers[j].block_number =
Hadi Asyrafi616da772019-06-27 11:34:03 +0800283 blocks_submitted++;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800284 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800285 break;
286 }
287 }
288
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800289 if (is_fpga_config_buffer_full())
290 return INTEL_SIP_SMC_STATUS_BUSY;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800291
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800292 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800293}
294
Hadi Asyrafi67942302019-10-22 13:28:51 +0800295static int is_out_of_sec_range(uint64_t reg_addr)
296{
297 switch (reg_addr) {
298 case(0xF8011100): /* ECCCTRL1 */
299 case(0xF8011104): /* ECCCTRL2 */
300 case(0xF8011110): /* ERRINTEN */
301 case(0xF8011114): /* ERRINTENS */
302 case(0xF8011118): /* ERRINTENR */
303 case(0xF801111C): /* INTMODE */
304 case(0xF8011120): /* INTSTAT */
305 case(0xF8011124): /* DIAGINTTEST */
306 case(0xF801112C): /* DERRADDRA */
307 case(0xFFD12028): /* SDMMCGRP_CTRL */
308 case(0xFFD12044): /* EMAC0 */
309 case(0xFFD12048): /* EMAC1 */
310 case(0xFFD1204C): /* EMAC2 */
311 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
312 case(0xFFD12094): /* ECC_INT_MASK_SET */
313 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
314 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
315 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
316 case(0xFFD120C0): /* NOC_TIMEOUT */
317 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
318 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
319 case(0xFFD120D0): /* NOC_IDLEACK */
320 case(0xFFD120D4): /* NOC_IDLESTATUS */
321 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
322 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
323 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
324 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
325 return 0;
326
327 default:
328 break;
329 }
330
331 return -1;
332}
333
334/* Secure register access */
335uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
336{
337 if (is_out_of_sec_range(reg_addr))
338 return INTEL_SIP_SMC_STATUS_ERROR;
339
340 *retval = mmio_read_32(reg_addr);
341
342 return INTEL_SIP_SMC_STATUS_OK;
343}
344
345uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
346 uint32_t *retval)
347{
348 if (is_out_of_sec_range(reg_addr))
349 return INTEL_SIP_SMC_STATUS_ERROR;
350
351 mmio_write_32(reg_addr, val);
352
353 return intel_secure_reg_read(reg_addr, retval);
354}
355
356uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
357 uint32_t val, uint32_t *retval)
358{
359 if (!intel_secure_reg_read(reg_addr, retval)) {
360 *retval &= ~mask;
361 *retval |= val;
362 return intel_secure_reg_write(reg_addr, *retval, retval);
363 }
364
365 return INTEL_SIP_SMC_STATUS_ERROR;
366}
367
Hadi Asyrafi616da772019-06-27 11:34:03 +0800368/*
369 * This function is responsible for handling all SiP calls from the NS world
370 */
371
372uintptr_t sip_smc_handler(uint32_t smc_fid,
373 u_register_t x1,
374 u_register_t x2,
375 u_register_t x3,
376 u_register_t x4,
377 void *cookie,
378 void *handle,
379 u_register_t flags)
380{
Hadi Asyrafi67942302019-10-22 13:28:51 +0800381 uint32_t val = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800382 uint32_t status = INTEL_SIP_SMC_STATUS_OK;
383 uint32_t completed_addr[3];
384 uint32_t count = 0;
385
386 switch (smc_fid) {
387 case SIP_SVC_UID:
388 /* Return UID to the caller */
389 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800390
Hadi Asyrafi616da772019-06-27 11:34:03 +0800391 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +0800392 status = intel_mailbox_fpga_config_isdone(x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800393 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800394
Hadi Asyrafi616da772019-06-27 11:34:03 +0800395 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
396 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
397 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
398 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
399 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800400
Hadi Asyrafi616da772019-06-27 11:34:03 +0800401 case INTEL_SIP_SMC_FPGA_CONFIG_START:
402 status = intel_fpga_config_start(x1);
403 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800404
Hadi Asyrafi616da772019-06-27 11:34:03 +0800405 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
406 status = intel_fpga_config_write(x1, x2);
407 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800408
Hadi Asyrafi616da772019-06-27 11:34:03 +0800409 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
410 status = intel_fpga_config_completed_write(completed_addr,
411 &count);
412 switch (count) {
413 case 1:
414 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
415 completed_addr[0], 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800416
Hadi Asyrafi616da772019-06-27 11:34:03 +0800417 case 2:
418 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
419 completed_addr[0],
420 completed_addr[1], 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800421
Hadi Asyrafi616da772019-06-27 11:34:03 +0800422 case 3:
423 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
424 completed_addr[0],
425 completed_addr[1],
426 completed_addr[2]);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800427
Hadi Asyrafi616da772019-06-27 11:34:03 +0800428 case 0:
429 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800430
Hadi Asyrafi616da772019-06-27 11:34:03 +0800431 default:
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800432 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800433 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
434 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800435
436 case INTEL_SIP_SMC_REG_READ:
437 status = intel_secure_reg_read(x1, &val);
438 SMC_RET3(handle, status, val, x1);
439
440 case INTEL_SIP_SMC_REG_WRITE:
441 status = intel_secure_reg_write(x1, (uint32_t)x2, &val);
442 SMC_RET3(handle, status, val, x1);
443
444 case INTEL_SIP_SMC_REG_UPDATE:
445 status = intel_secure_reg_update(x1, (uint32_t)x2,
446 (uint32_t)x3, &val);
447 SMC_RET3(handle, status, val, x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800448
449 default:
450 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
451 cookie, handle, flags);
452 }
453}
454
455DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +0800456 socfpga_sip_svc,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800457 OEN_SIP_START,
458 OEN_SIP_END,
459 SMC_TYPE_FAST,
460 NULL,
461 sip_smc_handler
462);
463
464DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +0800465 socfpga_sip_svc_std,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800466 OEN_SIP_START,
467 OEN_SIP_END,
468 SMC_TYPE_YIELD,
469 NULL,
470 sip_smc_handler
471);