blob: 15bdc3e2535cbc0f9d3b5150a54911e8788016ec [file] [log] [blame]
Benjamin Faira42b61b2016-10-14 01:13:46 +00001/*
2 * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Benjamin Faira42b61b2016-10-14 01:13:46 +00007#include <assert.h>
Benjamin Faira42b61b2016-10-14 01:13:46 +00008#include <stdbool.h>
9
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <arch_helpers.h>
11#include <common/debug.h>
12#include <lib/el3_runtime/cpu_data.h>
13#include <lib/psci/psci.h>
14#include <plat/common/platform.h>
15
Andrew F. Davis3afb0052019-02-11 14:37:58 -060016#include <ti_sci_protocol.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <k3_gicv3.h>
Andrew F. Davis60541b12018-05-24 11:15:42 -050018#include <ti_sci.h>
19
Benjamin Faira42b61b2016-10-14 01:13:46 +000020uintptr_t k3_sec_entrypoint;
21
22static void k3_cpu_standby(plat_local_state_t cpu_state)
23{
Andrew F. Davisae40e692018-06-25 12:36:25 -050024 unsigned int scr;
25
26 scr = read_scr_el3();
27 /* Enable the Non secure interrupt to wake the CPU */
28 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
29 isb();
30 /* dsb is good practice before using wfi to enter low power states */
Benjamin Faira42b61b2016-10-14 01:13:46 +000031 dsb();
Andrew F. Davisae40e692018-06-25 12:36:25 -050032 /* Enter standby state */
Benjamin Faira42b61b2016-10-14 01:13:46 +000033 wfi();
Andrew F. Davisae40e692018-06-25 12:36:25 -050034 /* Restore SCR */
35 write_scr_el3(scr);
Benjamin Faira42b61b2016-10-14 01:13:46 +000036}
37
38static int k3_pwr_domain_on(u_register_t mpidr)
39{
Andrew F. Davisd471a6a2020-01-16 16:05:43 -060040 int core, proc_id, device_id, ret;
Andrew F. Davis60541b12018-05-24 11:15:42 -050041
Andrew F. Davisd471a6a2020-01-16 16:05:43 -060042 core = plat_core_pos_by_mpidr(mpidr);
43 if (core < 0) {
44 ERROR("Could not get target core id: %d\n", core);
Andrew F. Davis60541b12018-05-24 11:15:42 -050045 return PSCI_E_INTERN_FAIL;
46 }
47
Andrew F. Davisd471a6a2020-01-16 16:05:43 -060048 proc_id = PLAT_PROC_START_ID + core;
49 device_id = PLAT_PROC_DEVICE_START_ID + core;
Andrew F. Davis60541b12018-05-24 11:15:42 -050050
Andrew F. Davisd471a6a2020-01-16 16:05:43 -060051 ret = ti_sci_proc_request(proc_id);
Andrew F. Davis60541b12018-05-24 11:15:42 -050052 if (ret) {
53 ERROR("Request for processor failed: %d\n", ret);
54 return PSCI_E_INTERN_FAIL;
55 }
56
Andrew F. Davisd471a6a2020-01-16 16:05:43 -060057 ret = ti_sci_proc_set_boot_cfg(proc_id, k3_sec_entrypoint, 0, 0);
Andrew F. Davis60541b12018-05-24 11:15:42 -050058 if (ret) {
59 ERROR("Request to set core boot address failed: %d\n", ret);
60 return PSCI_E_INTERN_FAIL;
61 }
62
Andrew F. Davisd471a6a2020-01-16 16:05:43 -060063 ret = ti_sci_device_get(device_id);
Andrew F. Davis60541b12018-05-24 11:15:42 -050064 if (ret) {
65 ERROR("Request to start core failed: %d\n", ret);
66 return PSCI_E_INTERN_FAIL;
67 }
Benjamin Faira42b61b2016-10-14 01:13:46 +000068
Benjamin Faira42b61b2016-10-14 01:13:46 +000069 return PSCI_E_SUCCESS;
70}
71
72void k3_pwr_domain_off(const psci_power_state_t *target_state)
73{
Andrew F. Davisd471a6a2020-01-16 16:05:43 -060074 int core, proc_id, device_id, ret;
Andrew F. Davis7804b272018-08-09 10:01:53 -050075
Benjamin Faira42b61b2016-10-14 01:13:46 +000076 /* Prevent interrupts from spuriously waking up this cpu */
77 k3_gic_cpuif_disable();
78
Andrew F. Davisd471a6a2020-01-16 16:05:43 -060079 core = plat_my_core_pos();
80 proc_id = PLAT_PROC_START_ID + core;
81 device_id = PLAT_PROC_DEVICE_START_ID + core;
Andrew F. Davis7804b272018-08-09 10:01:53 -050082
Andrew F. Davis3afb0052019-02-11 14:37:58 -060083 /* Start by sending wait for WFI command */
Andrew F. Davisd471a6a2020-01-16 16:05:43 -060084 ret = ti_sci_proc_wait_boot_status_no_wait(proc_id,
Andrew F. Davis3afb0052019-02-11 14:37:58 -060085 /*
86 * Wait maximum time to give us the best chance to get
87 * to WFI before this command timeouts
88 */
89 UINT8_MAX, 100, UINT8_MAX, UINT8_MAX,
90 /* Wait for WFI */
91 PROC_BOOT_STATUS_FLAG_ARMV8_WFI, 0, 0, 0);
92 if (ret) {
93 ERROR("Sending wait for WFI failed (%d)\n", ret);
94 return;
95 }
96
97 /* Now queue up the core shutdown request */
Andrew F. Davisd471a6a2020-01-16 16:05:43 -060098 ret = ti_sci_device_put_no_wait(device_id);
Andrew F. Davis7804b272018-08-09 10:01:53 -050099 if (ret) {
Andrew F. Davis3afb0052019-02-11 14:37:58 -0600100 ERROR("Sending core shutdown message failed (%d)\n", ret);
Andrew F. Davis7804b272018-08-09 10:01:53 -0500101 return;
102 }
Benjamin Faira42b61b2016-10-14 01:13:46 +0000103}
104
105void k3_pwr_domain_on_finish(const psci_power_state_t *target_state)
106{
107 /* TODO: Indicate to System firmware about completion */
108
109 k3_gic_pcpu_init();
110 k3_gic_cpuif_enable();
111}
Andrew F. Davis7c461d72018-10-12 15:37:04 -0500112
Benjamin Faira42b61b2016-10-14 01:13:46 +0000113static void __dead2 k3_system_reset(void)
114{
Andrew F. Davis6a60d022018-05-24 11:15:42 -0500115 /* Send the system reset request to system firmware */
116 ti_sci_core_reboot();
Benjamin Faira42b61b2016-10-14 01:13:46 +0000117
118 while (true)
119 wfi();
120}
121
122static int k3_validate_power_state(unsigned int power_state,
123 psci_power_state_t *req_state)
124{
125 /* TODO: perform the proper validation */
126
127 return PSCI_E_SUCCESS;
128}
129
130static int k3_validate_ns_entrypoint(uintptr_t entrypoint)
131{
132 /* TODO: perform the proper validation */
133
134 return PSCI_E_SUCCESS;
135}
136
137static const plat_psci_ops_t k3_plat_psci_ops = {
138 .cpu_standby = k3_cpu_standby,
139 .pwr_domain_on = k3_pwr_domain_on,
140 .pwr_domain_off = k3_pwr_domain_off,
141 .pwr_domain_on_finish = k3_pwr_domain_on_finish,
Benjamin Faira42b61b2016-10-14 01:13:46 +0000142 .system_reset = k3_system_reset,
143 .validate_power_state = k3_validate_power_state,
144 .validate_ns_entrypoint = k3_validate_ns_entrypoint
145};
146
147int plat_setup_psci_ops(uintptr_t sec_entrypoint,
148 const plat_psci_ops_t **psci_ops)
149{
150 k3_sec_entrypoint = sec_entrypoint;
151
152 *psci_ops = &k3_plat_psci_ops;
153
154 return 0;
155}