blob: 4de8a9efb9a987f261bd717d6ee4d81e73546e4f [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Varun Wadekar59c3aa02015-09-09 11:33:08 +05302 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05305 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <errno.h>
9
Varun Wadekar921b9062015-08-25 17:03:14 +053010#include <arch.h>
11#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
14#include <common/runtime_svc.h>
Varun Wadekard64db962016-09-23 14:28:16 -070015#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <lib/el3_runtime/context_mgmt.h>
17
Varun Wadekar59c3aa02015-09-09 11:33:08 +053018#include <mce.h>
Varun Wadekara7c1ea72016-02-03 09:51:25 -080019#include <memctrl.h>
Varun Wadekar59c3aa02015-09-09 11:33:08 +053020#include <t18x_ari.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053021#include <tegra_private.h>
22
23/*******************************************************************************
Varun Wadekard64db962016-09-23 14:28:16 -070024 * Offset to read the ref_clk counter value
25 ******************************************************************************/
Anthony Zhou84c7ff32017-02-28 14:47:44 +080026#define REF_CLK_OFFSET 4ULL
Varun Wadekard64db962016-09-23 14:28:16 -070027
28/*******************************************************************************
Varun Wadekar921b9062015-08-25 17:03:14 +053029 * Tegra186 SiP SMCs
30 ******************************************************************************/
Varun Wadekar14f39572017-04-17 11:54:33 -070031#define TEGRA_SIP_GET_ACTMON_CLK_COUNTERS 0xC2FFFE02
32#define TEGRA_SIP_MCE_CMD_ENTER_CSTATE 0xC2FFFF00
33#define TEGRA_SIP_MCE_CMD_UPDATE_CSTATE_INFO 0xC2FFFF01
34#define TEGRA_SIP_MCE_CMD_UPDATE_CROSSOVER_TIME 0xC2FFFF02
35#define TEGRA_SIP_MCE_CMD_READ_CSTATE_STATS 0xC2FFFF03
36#define TEGRA_SIP_MCE_CMD_WRITE_CSTATE_STATS 0xC2FFFF04
37#define TEGRA_SIP_MCE_CMD_IS_SC7_ALLOWED 0xC2FFFF05
Anthony Zhou84c7ff32017-02-28 14:47:44 +080038
Varun Wadekar14f39572017-04-17 11:54:33 -070039#define TEGRA_SIP_MCE_CMD_CC3_CTRL 0xC2FFFF07
40#define TEGRA_SIP_MCE_CMD_ECHO_DATA 0xC2FFFF08
41#define TEGRA_SIP_MCE_CMD_READ_VERSIONS 0xC2FFFF09
42#define TEGRA_SIP_MCE_CMD_ENUM_FEATURES 0xC2FFFF0A
43#define TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE_TRBITS 0xC2FFFF0B
44#define TEGRA_SIP_MCE_CMD_ENUM_READ_MCA 0xC2FFFF0C
45#define TEGRA_SIP_MCE_CMD_ENUM_WRITE_MCA 0xC2FFFF0D
46#define TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE 0xC2FFFF0E
47#define TEGRA_SIP_MCE_CMD_ROC_CLEAN_CACHE 0xC2FFFF0F
48#define TEGRA_SIP_MCE_CMD_ENABLE_LATIC 0xC2FFFF10
49#define TEGRA_SIP_MCE_CMD_UNCORE_PERFMON_REQ 0xC2FFFF11
50#define TEGRA_SIP_MCE_CMD_MISC_CCPLEX 0xC2FFFF12
Varun Wadekar921b9062015-08-25 17:03:14 +053051
52/*******************************************************************************
Varun Wadekar59c3aa02015-09-09 11:33:08 +053053 * This function is responsible for handling all T186 SiP calls
Varun Wadekar921b9062015-08-25 17:03:14 +053054 ******************************************************************************/
Anthony Zhou84c7ff32017-02-28 14:47:44 +080055int32_t plat_sip_handler(uint32_t smc_fid,
Varun Wadekar59c3aa02015-09-09 11:33:08 +053056 uint64_t x1,
57 uint64_t x2,
58 uint64_t x3,
59 uint64_t x4,
Anthony Zhoue5bd3452017-03-01 12:47:37 +080060 const void *cookie,
Varun Wadekar59c3aa02015-09-09 11:33:08 +053061 void *handle,
62 uint64_t flags)
Varun Wadekar921b9062015-08-25 17:03:14 +053063{
Anthony Zhou84c7ff32017-02-28 14:47:44 +080064 int32_t mce_ret, ret = 0;
65 uint32_t impl, cpu;
Varun Wadekard64db962016-09-23 14:28:16 -070066 uint32_t base, core_clk_ctr, ref_clk_ctr;
Anthony Zhou84c7ff32017-02-28 14:47:44 +080067 uint32_t local_smc_fid = smc_fid;
68 uint64_t local_x1 = x1, local_x2 = x2, local_x3 = x3;
69
70 (void)x4;
71 (void)cookie;
72 (void)flags;
Varun Wadekar921b9062015-08-25 17:03:14 +053073
Varun Wadekar14f39572017-04-17 11:54:33 -070074 if (((smc_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_32) {
75 /* 32-bit function, clear top parameter bits */
76
Anthony Zhou84c7ff32017-02-28 14:47:44 +080077 local_x1 = (uint32_t)x1;
78 local_x2 = (uint32_t)x2;
79 local_x3 = (uint32_t)x3;
Varun Wadekar14f39572017-04-17 11:54:33 -070080 }
Varun Wadekar921b9062015-08-25 17:03:14 +053081
Varun Wadekar59c3aa02015-09-09 11:33:08 +053082 /*
Varun Wadekar14f39572017-04-17 11:54:33 -070083 * Convert SMC FID to SMC64, to support SMC32/SMC64 configurations
84 */
Anthony Zhou84c7ff32017-02-28 14:47:44 +080085 local_smc_fid |= (SMC_64 << FUNCID_CC_SHIFT);
Varun Wadekar14f39572017-04-17 11:54:33 -070086
Anthony Zhou84c7ff32017-02-28 14:47:44 +080087 switch (local_smc_fid) {
Varun Wadekar14f39572017-04-17 11:54:33 -070088 /*
Varun Wadekar59c3aa02015-09-09 11:33:08 +053089 * Micro Coded Engine (MCE) commands reside in the 0x82FFFF00 -
90 * 0x82FFFFFF SiP SMC space
91 */
92 case TEGRA_SIP_MCE_CMD_ENTER_CSTATE:
93 case TEGRA_SIP_MCE_CMD_UPDATE_CSTATE_INFO:
94 case TEGRA_SIP_MCE_CMD_UPDATE_CROSSOVER_TIME:
95 case TEGRA_SIP_MCE_CMD_READ_CSTATE_STATS:
96 case TEGRA_SIP_MCE_CMD_WRITE_CSTATE_STATS:
97 case TEGRA_SIP_MCE_CMD_IS_SC7_ALLOWED:
98 case TEGRA_SIP_MCE_CMD_CC3_CTRL:
99 case TEGRA_SIP_MCE_CMD_ECHO_DATA:
100 case TEGRA_SIP_MCE_CMD_READ_VERSIONS:
101 case TEGRA_SIP_MCE_CMD_ENUM_FEATURES:
102 case TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE_TRBITS:
103 case TEGRA_SIP_MCE_CMD_ENUM_READ_MCA:
104 case TEGRA_SIP_MCE_CMD_ENUM_WRITE_MCA:
105 case TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE:
106 case TEGRA_SIP_MCE_CMD_ROC_CLEAN_CACHE:
Varun Wadekarad2824f2016-03-28 13:44:35 -0700107 case TEGRA_SIP_MCE_CMD_ENABLE_LATIC:
Varun Wadekar4ff3e8d2016-04-29 10:40:02 -0700108 case TEGRA_SIP_MCE_CMD_UNCORE_PERFMON_REQ:
Krishna Sitaramanb429d562016-07-19 16:36:13 -0700109 case TEGRA_SIP_MCE_CMD_MISC_CCPLEX:
Varun Wadekar921b9062015-08-25 17:03:14 +0530110
111 /* clean up the high bits */
Anthony Zhou84c7ff32017-02-28 14:47:44 +0800112 local_smc_fid &= MCE_CMD_MASK;
Varun Wadekar921b9062015-08-25 17:03:14 +0530113
Varun Wadekar59c3aa02015-09-09 11:33:08 +0530114 /* execute the command and store the result */
Anthony Zhou84c7ff32017-02-28 14:47:44 +0800115 mce_ret = mce_command_handler(local_smc_fid, local_x1, local_x2, local_x3);
116 write_ctx_reg(get_gpregs_ctx(handle),
117 CTX_GPREG_X0, (uint64_t)(mce_ret));
118 break;
Varun Wadekar921b9062015-08-25 17:03:14 +0530119
Varun Wadekard64db962016-09-23 14:28:16 -0700120 /*
121 * This function ID reads the Activity monitor's core/ref clock
122 * counter values for a core/cluster.
123 *
124 * x1 = MPIDR of the target core
125 * x2 = MIDR of the target core
126 */
127 case TEGRA_SIP_GET_ACTMON_CLK_COUNTERS:
128
129 cpu = (uint32_t)x1 & MPIDR_CPU_MASK;
130 impl = ((uint32_t)x2 >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
131
132 /* sanity check target CPU number */
Anthony Zhou84c7ff32017-02-28 14:47:44 +0800133 if (cpu > (uint32_t)PLATFORM_MAX_CPUS_PER_CLUSTER) {
134 ret = -EINVAL;
135 } else {
136 /* get the base address for the current CPU */
137 base = (impl == DENVER_IMPL) ? TEGRA_DENVER_ACTMON_CTR_BASE :
138 TEGRA_ARM_ACTMON_CTR_BASE;
Varun Wadekard64db962016-09-23 14:28:16 -0700139
Anthony Zhou84c7ff32017-02-28 14:47:44 +0800140 /* read the clock counter values */
141 core_clk_ctr = mmio_read_32(base + (8ULL * cpu));
142 ref_clk_ctr = mmio_read_32(base + (8ULL * cpu) + REF_CLK_OFFSET);
Varun Wadekard64db962016-09-23 14:28:16 -0700143
Anthony Zhou84c7ff32017-02-28 14:47:44 +0800144 /* return the counter values as two different parameters */
145 write_ctx_reg(get_gpregs_ctx(handle),
146 CTX_GPREG_X1, (core_clk_ctr));
147 write_ctx_reg(get_gpregs_ctx(handle),
148 CTX_GPREG_X2, (ref_clk_ctr));
149 }
Varun Wadekard64db962016-09-23 14:28:16 -0700150
Anthony Zhou84c7ff32017-02-28 14:47:44 +0800151 break;
Varun Wadekard64db962016-09-23 14:28:16 -0700152
Varun Wadekar921b9062015-08-25 17:03:14 +0530153 default:
Anthony Zhou84c7ff32017-02-28 14:47:44 +0800154 ret = -ENOTSUP;
Varun Wadekar921b9062015-08-25 17:03:14 +0530155 break;
156 }
157
Anthony Zhou84c7ff32017-02-28 14:47:44 +0800158 return ret;
Varun Wadekar921b9062015-08-25 17:03:14 +0530159}