Balint Dobszay | cc94264 | 2019-07-03 13:02:56 +0200 | [diff] [blame] | 1 | /* |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 2 | * Copyright (c) 2018-2023, Arm Limited and Contributors. All rights reserved. |
Balint Dobszay | cc94264 | 2019-07-03 13:02:56 +0200 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <arch.h> |
| 8 | #include <asm_macros.S> |
| 9 | #include <common/bl_common.h> |
| 10 | #include <cortex_a77.h> |
| 11 | #include <cpu_macros.S> |
| 12 | #include <plat_macros.S> |
Bipin Ravi | 8649974 | 2022-01-18 01:59:06 -0600 | [diff] [blame] | 13 | #include "wa_cve_2022_23960_bhb_vector.S" |
Balint Dobszay | cc94264 | 2019-07-03 13:02:56 +0200 | [diff] [blame] | 14 | |
| 15 | /* Hardware handled coherency */ |
| 16 | #if HW_ASSISTED_COHERENCY == 0 |
| 17 | #error "Cortex-A77 must be compiled with HW_ASSISTED_COHERENCY enabled" |
| 18 | #endif |
| 19 | |
| 20 | /* 64-bit only core */ |
| 21 | #if CTX_INCLUDE_AARCH32_REGS == 1 |
| 22 | #error "Cortex-A77 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" |
| 23 | #endif |
| 24 | |
Bipin Ravi | 8649974 | 2022-01-18 01:59:06 -0600 | [diff] [blame] | 25 | #if WORKAROUND_CVE_2022_23960 |
| 26 | wa_cve_2022_23960_bhb_vector_table CORTEX_A77_BHB_LOOP_COUNT, cortex_a77 |
| 27 | #endif /* WORKAROUND_CVE_2022_23960 */ |
| 28 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 29 | workaround_reset_start cortex_a77, ERRATUM(1508412), ERRATA_A77_1508412 |
| 30 | /* move cpu revision in again and compare against r0p0 */ |
| 31 | mov x0, x7 |
| 32 | mov x1, #CPU_REV(0, 0) |
| 33 | bl cpu_rev_var_ls |
laurenw-arm | 99ad976 | 2020-07-14 14:18:34 -0500 | [diff] [blame] | 34 | cbz x0, 1f |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 35 | |
laurenw-arm | 99ad976 | 2020-07-14 14:18:34 -0500 | [diff] [blame] | 36 | ldr x0, =0x0 |
| 37 | msr CORTEX_A77_CPUPSELR_EL3, x0 |
| 38 | ldr x0, =0x00E8400000 |
| 39 | msr CORTEX_A77_CPUPOR_EL3, x0 |
| 40 | ldr x0, =0x00FFE00000 |
| 41 | msr CORTEX_A77_CPUPMR_EL3, x0 |
| 42 | ldr x0, =0x4004003FF |
| 43 | msr CORTEX_A77_CPUPCR_EL3, x0 |
| 44 | ldr x0, =0x1 |
| 45 | msr CORTEX_A77_CPUPSELR_EL3, x0 |
| 46 | ldr x0, =0x00E8C00040 |
| 47 | msr CORTEX_A77_CPUPOR_EL3, x0 |
| 48 | ldr x0, =0x00FFE00040 |
| 49 | msr CORTEX_A77_CPUPMR_EL3, x0 |
| 50 | b 2f |
| 51 | 1: |
| 52 | ldr x0, =0x0 |
| 53 | msr CORTEX_A77_CPUPSELR_EL3, x0 |
| 54 | ldr x0, =0x00E8400000 |
| 55 | msr CORTEX_A77_CPUPOR_EL3, x0 |
| 56 | ldr x0, =0x00FF600000 |
| 57 | msr CORTEX_A77_CPUPMR_EL3, x0 |
| 58 | ldr x0, =0x00E8E00080 |
| 59 | msr CORTEX_A77_CPUPOR2_EL3, x0 |
| 60 | ldr x0, =0x00FFE000C0 |
| 61 | msr CORTEX_A77_CPUPMR2_EL3, x0 |
| 62 | 2: |
| 63 | ldr x0, =0x04004003FF |
| 64 | msr CORTEX_A77_CPUPCR_EL3, x0 |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 65 | workaround_reset_end cortex_a77, ERRATUM(1508412) |
laurenw-arm | 99ad976 | 2020-07-14 14:18:34 -0500 | [diff] [blame] | 66 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 67 | check_erratum_ls cortex_a77, ERRATUM(1508412), CPU_REV(1, 0) |
laurenw-arm | 99ad976 | 2020-07-14 14:18:34 -0500 | [diff] [blame] | 68 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 69 | workaround_reset_start cortex_a77, ERRATUM(1791578), ERRATA_A77_1791578 |
Boyan Karatotev | 751a311 | 2023-01-31 11:05:54 +0000 | [diff] [blame] | 70 | sysreg_bit_set CORTEX_A77_ACTLR2_EL1, CORTEX_A77_ACTLR2_EL1_BIT_2 |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 71 | workaround_reset_end cortex_a77, ERRATUM(1791578) |
Boyan Karatotev | 1776f42 | 2023-01-27 11:56:40 +0000 | [diff] [blame] | 72 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 73 | check_erratum_ls cortex_a77, ERRATUM(1791578), CPU_REV(1, 1) |
Boyan Karatotev | 1776f42 | 2023-01-27 11:56:40 +0000 | [diff] [blame] | 74 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 75 | workaround_reset_start cortex_a77, ERRATUM(1800714), ERRATA_A77_1800714 |
Boyan Karatotev | 1776f42 | 2023-01-27 11:56:40 +0000 | [diff] [blame] | 76 | /* Disable allocation of splintered pages in the L2 TLB */ |
Boyan Karatotev | 751a311 | 2023-01-31 11:05:54 +0000 | [diff] [blame] | 77 | sysreg_bit_set CORTEX_A77_CPUECTLR_EL1, CORTEX_A77_CPUECTLR_EL1_BIT_53 |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 78 | workaround_reset_end cortex_a77, ERRATUM(1800714) |
Boyan Karatotev | 1776f42 | 2023-01-27 11:56:40 +0000 | [diff] [blame] | 79 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 80 | check_erratum_ls cortex_a77, ERRATUM(1800714), CPU_REV(1, 1) |
Boyan Karatotev | 1776f42 | 2023-01-27 11:56:40 +0000 | [diff] [blame] | 81 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 82 | workaround_reset_start cortex_a77, ERRATUM(1925769), ERRATA_A77_1925769 |
Boyan Karatotev | 751a311 | 2023-01-31 11:05:54 +0000 | [diff] [blame] | 83 | sysreg_bit_set CORTEX_A77_CPUECTLR_EL1, CORTEX_A77_CPUECTLR_EL1_BIT_8 |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 84 | workaround_reset_end cortex_a77, ERRATUM(1925769) |
johpow01 | a2fa12c | 2020-09-10 13:39:26 -0500 | [diff] [blame] | 85 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 86 | check_erratum_ls cortex_a77, ERRATUM(1925769), CPU_REV(1, 1) |
johpow01 | a2fa12c | 2020-09-10 13:39:26 -0500 | [diff] [blame] | 87 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 88 | workaround_reset_start cortex_a77, ERRATUM(1946167), ERRATA_A77_1946167 |
laurenw-arm | f5dbbef | 2021-03-23 13:09:35 -0500 | [diff] [blame] | 89 | ldr x0,=0x4 |
| 90 | msr CORTEX_A77_CPUPSELR_EL3,x0 |
| 91 | ldr x0,=0x10E3900002 |
| 92 | msr CORTEX_A77_CPUPOR_EL3,x0 |
| 93 | ldr x0,=0x10FFF00083 |
| 94 | msr CORTEX_A77_CPUPMR_EL3,x0 |
| 95 | ldr x0,=0x2001003FF |
| 96 | msr CORTEX_A77_CPUPCR_EL3,x0 |
| 97 | |
| 98 | ldr x0,=0x5 |
| 99 | msr CORTEX_A77_CPUPSELR_EL3,x0 |
| 100 | ldr x0,=0x10E3800082 |
| 101 | msr CORTEX_A77_CPUPOR_EL3,x0 |
| 102 | ldr x0,=0x10FFF00083 |
| 103 | msr CORTEX_A77_CPUPMR_EL3,x0 |
| 104 | ldr x0,=0x2001003FF |
| 105 | msr CORTEX_A77_CPUPCR_EL3,x0 |
| 106 | |
| 107 | ldr x0,=0x6 |
| 108 | msr CORTEX_A77_CPUPSELR_EL3,x0 |
| 109 | ldr x0,=0x10E3800200 |
| 110 | msr CORTEX_A77_CPUPOR_EL3,x0 |
| 111 | ldr x0,=0x10FFF003E0 |
| 112 | msr CORTEX_A77_CPUPMR_EL3,x0 |
| 113 | ldr x0,=0x2001003FF |
| 114 | msr CORTEX_A77_CPUPCR_EL3,x0 |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 115 | workaround_reset_end cortex_a77, ERRATUM(1946167) |
laurenw-arm | f5dbbef | 2021-03-23 13:09:35 -0500 | [diff] [blame] | 116 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 117 | check_erratum_ls cortex_a77, ERRATUM(1946167), CPU_REV(1, 1) |
laurenw-arm | f5dbbef | 2021-03-23 13:09:35 -0500 | [diff] [blame] | 118 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 119 | workaround_reset_start cortex_a77, ERRATUM(2356587), ERRATA_A77_2356587 |
Boyan Karatotev | 751a311 | 2023-01-31 11:05:54 +0000 | [diff] [blame] | 120 | sysreg_bit_set CORTEX_A77_ACTLR2_EL1, CORTEX_A77_ACTLR2_EL1_BIT_0 |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 121 | workaround_reset_end cortex_a77, ERRATUM(2356587) |
Bipin Ravi | 8e91662 | 2022-06-08 15:27:00 -0500 | [diff] [blame] | 122 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 123 | check_erratum_ls cortex_a77, ERRATUM(2356587), CPU_REV(1, 1) |
Boyan Karatotev | aaf5d29 | 2022-11-01 11:22:12 +0000 | [diff] [blame] | 124 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 125 | workaround_runtime_start cortex_a77, ERRATUM(2743100), ERRATA_A77_2743100 |
Boyan Karatotev | aaf5d29 | 2022-11-01 11:22:12 +0000 | [diff] [blame] | 126 | /* dsb before isb of power down sequence */ |
| 127 | dsb sy |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 128 | workaround_runtime_end cortex_a77, ERRATUM(2743100), NO_ISB |
johpow01 | eb14610 | 2021-05-03 13:37:13 -0500 | [diff] [blame] | 129 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 130 | check_erratum_ls cortex_a77, ERRATUM(2743100), CPU_REV(1, 1) |
Bipin Ravi | 8e91662 | 2022-06-08 15:27:00 -0500 | [diff] [blame] | 131 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 132 | workaround_reset_start cortex_a77, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 |
| 133 | #if IMAGE_BL31 |
Bipin Ravi | 8649974 | 2022-01-18 01:59:06 -0600 | [diff] [blame] | 134 | /* |
| 135 | * The Cortex-A77 generic vectors are overridden to apply errata |
| 136 | * mitigation on exception entry from lower ELs. |
| 137 | */ |
| 138 | adr x0, wa_cve_vbar_cortex_a77 |
| 139 | msr vbar_el3, x0 |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 140 | #endif /* IMAGE_BL31 */ |
| 141 | workaround_reset_end cortex_a77, CVE(2022, 23960) |
Bipin Ravi | 8649974 | 2022-01-18 01:59:06 -0600 | [diff] [blame] | 142 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 143 | check_erratum_chosen cortex_a77, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 |
Boyan Karatotev | e5cf16b | 2022-09-27 10:37:54 +0100 | [diff] [blame] | 144 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 145 | /* ------------------------------------------------- |
| 146 | * The CPU Ops reset function for Cortex-A77. Must follow AAPCS. |
| 147 | * ------------------------------------------------- |
| 148 | */ |
| 149 | cpu_reset_func_start cortex_a77 |
| 150 | cpu_reset_func_end cortex_a77 |
johpow01 | 68aedc7 | 2020-06-03 15:23:31 -0500 | [diff] [blame] | 151 | |
Balint Dobszay | cc94264 | 2019-07-03 13:02:56 +0200 | [diff] [blame] | 152 | /* --------------------------------------------- |
| 153 | * HW will do the cache maintenance while powering down |
| 154 | * --------------------------------------------- |
| 155 | */ |
| 156 | func cortex_a77_core_pwr_dwn |
| 157 | /* --------------------------------------------- |
| 158 | * Enable CPU power down bit in power control register |
| 159 | * --------------------------------------------- |
| 160 | */ |
Boyan Karatotev | 751a311 | 2023-01-31 11:05:54 +0000 | [diff] [blame] | 161 | sysreg_bit_set CORTEX_A77_CPUPWRCTLR_EL1, \ |
| 162 | CORTEX_A77_CPUPWRCTLR_EL1_CORE_PWRDN_BIT |
| 163 | |
| 164 | apply_erratum cortex_a77, ERRATUM(2743100), ERRATA_A77_2743100 |
| 165 | |
Balint Dobszay | cc94264 | 2019-07-03 13:02:56 +0200 | [diff] [blame] | 166 | isb |
| 167 | ret |
| 168 | endfunc cortex_a77_core_pwr_dwn |
| 169 | |
Boyan Karatotev | a44c342 | 2023-01-27 12:12:56 +0000 | [diff] [blame] | 170 | errata_report_shim cortex_a77 |
Balint Dobszay | cc94264 | 2019-07-03 13:02:56 +0200 | [diff] [blame] | 171 | /* --------------------------------------------- |
| 172 | * This function provides Cortex-A77 specific |
| 173 | * register information for crash reporting. |
| 174 | * It needs to return with x6 pointing to |
| 175 | * a list of register names in ascii and |
| 176 | * x8 - x15 having values of registers to be |
| 177 | * reported. |
| 178 | * --------------------------------------------- |
| 179 | */ |
| 180 | .section .rodata.cortex_a77_regs, "aS" |
| 181 | cortex_a77_regs: /* The ascii list of register names to be reported */ |
| 182 | .asciz "cpuectlr_el1", "" |
| 183 | |
| 184 | func cortex_a77_cpu_reg_dump |
| 185 | adr x6, cortex_a77_regs |
| 186 | mrs x8, CORTEX_A77_CPUECTLR_EL1 |
| 187 | ret |
| 188 | endfunc cortex_a77_cpu_reg_dump |
| 189 | |
| 190 | declare_cpu_ops cortex_a77, CORTEX_A77_MIDR, \ |
johpow01 | 68aedc7 | 2020-06-03 15:23:31 -0500 | [diff] [blame] | 191 | cortex_a77_reset_func, \ |
Balint Dobszay | cc94264 | 2019-07-03 13:02:56 +0200 | [diff] [blame] | 192 | cortex_a77_core_pwr_dwn |