Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 1 | /* |
Antonio Nino Diaz | 7a4ff68 | 2017-03-28 13:56:21 +0100 | [diff] [blame] | 2 | * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <arch.h> |
| 8 | #include <arch_helpers.h> |
| 9 | #include <assert.h> |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 10 | #include <debug.h> |
Varun Wadekar | 8b82fae | 2015-11-09 17:39:28 -0800 | [diff] [blame] | 11 | #include <delay_timer.h> |
Isla Mitchell | e363146 | 2017-07-14 10:46:32 +0100 | [diff] [blame] | 12 | #include <denver.h> |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 13 | #include <flowctrl.h> |
| 14 | #include <mmio.h> |
| 15 | #include <platform_def.h> |
| 16 | #include <pmc.h> |
| 17 | #include <psci.h> |
| 18 | #include <tegra_def.h> |
| 19 | #include <tegra_private.h> |
| 20 | |
| 21 | /* |
| 22 | * Register used to clear CPU reset signals. Each CPU has two reset |
| 23 | * signals: CPU reset (3:0) and Core reset (19:16) |
| 24 | */ |
| 25 | #define CPU_CMPLX_RESET_CLR 0x344 |
| 26 | #define CPU_CORE_RESET_MASK 0x10001 |
| 27 | |
Varun Wadekar | 8b82fae | 2015-11-09 17:39:28 -0800 | [diff] [blame] | 28 | /* Clock and Reset controller registers for system clock's settings */ |
| 29 | #define SCLK_RATE 0x30 |
| 30 | #define SCLK_BURST_POLICY 0x28 |
| 31 | #define SCLK_BURST_POLICY_DEFAULT 0x10000000 |
| 32 | |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 33 | static int cpu_powergate_mask[PLATFORM_MAX_CPUS_PER_CLUSTER]; |
| 34 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 35 | int32_t tegra_soc_validate_power_state(unsigned int power_state, |
| 36 | psci_power_state_t *req_state) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 37 | { |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 38 | int state_id = psci_get_pstate_id(power_state); |
| 39 | int cpu = read_mpidr() & MPIDR_CPU_MASK; |
| 40 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 41 | /* |
| 42 | * Sanity check the requested state id, power level and CPU number. |
| 43 | * Currently T132 only supports SYSTEM_SUSPEND on last standing CPU |
| 44 | * i.e. CPU 0 |
| 45 | */ |
Varun Wadekar | 6077dce | 2016-01-27 11:31:06 -0800 | [diff] [blame] | 46 | if ((state_id != PSTATE_ID_SOC_POWERDN) || (cpu != 0)) { |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 47 | ERROR("unsupported state id @ power level\n"); |
| 48 | return PSCI_E_INVALID_PARAMS; |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 49 | } |
| 50 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 51 | /* Set lower power states to PLAT_MAX_OFF_STATE */ |
Varun Wadekar | 66231d1 | 2017-06-07 09:57:42 -0700 | [diff] [blame] | 52 | for (uint32_t i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++) |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 53 | req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; |
| 54 | |
| 55 | /* Set the SYSTEM_SUSPEND state-id */ |
| 56 | req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = |
| 57 | PSTATE_ID_SOC_POWERDN; |
| 58 | |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 59 | return PSCI_E_SUCCESS; |
| 60 | } |
| 61 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 62 | int tegra_soc_pwr_domain_on(u_register_t mpidr) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 63 | { |
| 64 | int cpu = mpidr & MPIDR_CPU_MASK; |
| 65 | uint32_t mask = CPU_CORE_RESET_MASK << cpu; |
| 66 | |
| 67 | if (cpu_powergate_mask[cpu] == 0) { |
| 68 | |
| 69 | /* Deassert CPU reset signals */ |
| 70 | mmio_write_32(TEGRA_CAR_RESET_BASE + CPU_CMPLX_RESET_CLR, mask); |
| 71 | |
| 72 | /* Power on CPU using PMC */ |
| 73 | tegra_pmc_cpu_on(cpu); |
| 74 | |
| 75 | /* Fill in the CPU powergate mask */ |
| 76 | cpu_powergate_mask[cpu] = 1; |
| 77 | |
| 78 | } else { |
| 79 | /* Power on CPU using Flow Controller */ |
| 80 | tegra_fc_cpu_on(cpu); |
| 81 | } |
| 82 | |
| 83 | return PSCI_E_SUCCESS; |
| 84 | } |
| 85 | |
Varun Wadekar | 6eec6d6 | 2016-03-03 13:28:10 -0800 | [diff] [blame] | 86 | int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state) |
| 87 | { |
| 88 | /* |
| 89 | * Lock scratch registers which hold the CPU vectors |
| 90 | */ |
| 91 | tegra_pmc_lock_cpu_vectors(); |
| 92 | |
| 93 | return PSCI_E_SUCCESS; |
| 94 | } |
| 95 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 96 | int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 97 | { |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 98 | tegra_fc_cpu_off(read_mpidr() & MPIDR_CPU_MASK); |
Varun Wadekar | d43583c | 2016-02-22 11:09:41 -0800 | [diff] [blame] | 99 | |
| 100 | /* Disable DCO operations */ |
| 101 | denver_disable_dco(); |
| 102 | |
| 103 | /* Power down the CPU */ |
| 104 | write_actlr_el1(DENVER_CPU_STATE_POWER_DOWN); |
| 105 | |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 106 | return PSCI_E_SUCCESS; |
| 107 | } |
| 108 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 109 | int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 110 | { |
Antonio Nino Diaz | 7a4ff68 | 2017-03-28 13:56:21 +0100 | [diff] [blame] | 111 | #if ENABLE_ASSERTIONS |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 112 | int cpu = read_mpidr() & MPIDR_CPU_MASK; |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 113 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 114 | /* SYSTEM_SUSPEND only on CPU0 */ |
| 115 | assert(cpu == 0); |
| 116 | #endif |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 117 | |
| 118 | /* Allow restarting CPU #1 using PMC on suspend exit */ |
| 119 | cpu_powergate_mask[1] = 0; |
| 120 | |
| 121 | /* Program FC to enter suspend state */ |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 122 | tegra_fc_cpu_powerdn(read_mpidr()); |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 123 | |
Varun Wadekar | d43583c | 2016-02-22 11:09:41 -0800 | [diff] [blame] | 124 | /* Disable DCO operations */ |
| 125 | denver_disable_dco(); |
| 126 | |
| 127 | /* Program the suspend state ID */ |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 128 | write_actlr_el1(target_state->pwr_domain_state[PLAT_MAX_PWR_LVL]); |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 129 | |
| 130 | return PSCI_E_SUCCESS; |
| 131 | } |
Varun Wadekar | 8b82fae | 2015-11-09 17:39:28 -0800 | [diff] [blame] | 132 | |
| 133 | int tegra_soc_prepare_system_reset(void) |
| 134 | { |
| 135 | /* |
| 136 | * Set System Clock (SCLK) to POR default so that the clock source |
| 137 | * for the PMC APB clock would not be changed due to system reset. |
| 138 | */ |
| 139 | mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_BURST_POLICY, |
| 140 | SCLK_BURST_POLICY_DEFAULT); |
| 141 | mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_RATE, 0); |
| 142 | |
| 143 | /* Wait 1 ms to make sure clock source/device logic is stabilized. */ |
| 144 | mdelay(1); |
| 145 | |
| 146 | return PSCI_E_SUCCESS; |
| 147 | } |