blob: b1adbee246f28360967c5653b54e0dcd1ccff125 [file] [log] [blame]
Dan Handleyed6ff952014-05-14 17:44:19 +01001/*
Roberto Vargasfecedb02018-02-01 15:19:00 +00002 * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyed6ff952014-05-14 17:44:19 +01005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
Roberto Vargas550eb082018-01-05 16:00:05 +000010/* Enable the dynamic translation tables library. */
11#ifdef AARCH32
12# if defined(IMAGE_BL32) && RESET_TO_SP_MIN
13# define PLAT_XLAT_TABLES_DYNAMIC 1
14# endif
15#else
16# if defined(IMAGE_BL31) && RESET_TO_BL31
17# define PLAT_XLAT_TABLES_DYNAMIC 1
18# endif
19#endif /* AARCH32 */
20
Dan Handley2b6b5742015-03-19 19:17:53 +000021#include <arm_def.h>
Antonio Nino Diaz9c4b1b72017-11-24 16:43:15 +000022#include <arm_spm_def.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000023#include <board_arm_def.h>
24#include <common_def.h>
25#include <tzc400.h>
Sandrine Bailleuxe32c0422017-09-20 16:39:20 +010026#include <utils_def.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000027#include <v2m_def.h>
Dan Handley4fd2f5c2014-08-04 11:41:20 +010028#include "../fvp_def.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010029
Soby Mathewa869de12015-05-08 10:18:59 +010030/* Required platform porting definitions */
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000031#define PLATFORM_CORE_COUNT \
32 (FVP_CLUSTER_COUNT * FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU)
33
Soby Mathew47e43f22016-02-01 14:04:34 +000034#define PLAT_NUM_PWR_DOMAINS (FVP_CLUSTER_COUNT + \
Soby Mathew9ca28062017-10-11 16:08:58 +010035 PLATFORM_CORE_COUNT) + 1
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000036
Soby Mathew9ca28062017-10-11 16:08:58 +010037#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
Dan Handleyed6ff952014-05-14 17:44:19 +010038
Dan Handley2b6b5742015-03-19 19:17:53 +000039/*
Soby Mathewa869de12015-05-08 10:18:59 +010040 * Other platform porting definitions are provided by included headers
Dan Handley2b6b5742015-03-19 19:17:53 +000041 */
Dan Handleyed6ff952014-05-14 17:44:19 +010042
Dan Handley2b6b5742015-03-19 19:17:53 +000043/*
44 * Required ARM standard platform porting definitions
45 */
Soby Mathew47e43f22016-02-01 14:04:34 +000046#define PLAT_ARM_CLUSTER_COUNT FVP_CLUSTER_COUNT
Dan Handleyed6ff952014-05-14 17:44:19 +010047
Dan Handley2b6b5742015-03-19 19:17:53 +000048#define PLAT_ARM_TRUSTED_ROM_BASE 0x00000000
49#define PLAT_ARM_TRUSTED_ROM_SIZE 0x04000000 /* 64 MB */
Dan Handleyed6ff952014-05-14 17:44:19 +010050
Dan Handley2b6b5742015-03-19 19:17:53 +000051#define PLAT_ARM_TRUSTED_DRAM_BASE 0x06000000
52#define PLAT_ARM_TRUSTED_DRAM_SIZE 0x02000000 /* 32 MB */
Juan Castillo9246ab82015-01-28 16:46:57 +000053
Roberto Vargas550eb082018-01-05 16:00:05 +000054/* virtual address used by dynamic mem_protect for chunk_base */
55#define PLAT_ARM_MEM_PROTEC_VA_FRAME 0xc0000000
56
Dan Handley2b6b5742015-03-19 19:17:53 +000057/* No SCP in FVP */
David Cunado2e36de82017-01-19 10:26:16 +000058#define PLAT_ARM_SCP_TZC_DRAM1_SIZE ULL(0x0)
Juan Castillo9246ab82015-01-28 16:46:57 +000059
Roberto Vargasfecedb02018-02-01 15:19:00 +000060#define PLAT_ARM_DRAM2_SIZE ULL(0x80000000)
Juan Castillod227d8b2015-01-07 13:49:59 +000061
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010062/*
Juan Castillo7d199412015-12-14 09:35:25 +000063 * Load address of BL33 for this platform port
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010064 */
Roberto Vargas550eb082018-01-05 16:00:05 +000065#define PLAT_ARM_NS_IMAGE_OFFSET (ARM_DRAM1_BASE + U(0x8000000))
Dan Handleyed6ff952014-05-14 17:44:19 +010066
Dan Handleyed6ff952014-05-14 17:44:19 +010067
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010068/*
Dan Handley2b6b5742015-03-19 19:17:53 +000069 * PL011 related constants
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010070 */
Dan Handley2b6b5742015-03-19 19:17:53 +000071#define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE
72#define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +010073
Soby Mathew2fd66be2015-12-09 11:38:43 +000074#define PLAT_ARM_BL31_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
75#define PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
76
Dimitris Papastamos52323b02017-06-07 13:45:41 +010077#define PLAT_ARM_SP_MIN_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
78#define PLAT_ARM_SP_MIN_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
79
Soby Mathew2fd66be2015-12-09 11:38:43 +000080#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_BL31_RUN_UART_BASE
81#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +010082
Dan Handley2b6b5742015-03-19 19:17:53 +000083#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE
84#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ
Dan Handley4fd2f5c2014-08-04 11:41:20 +010085
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010086#define PLAT_FVP_SMMUV3_BASE 0x2b400000
87
Dan Handley2b6b5742015-03-19 19:17:53 +000088/* CCI related constants */
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010089#define PLAT_FVP_CCI400_BASE 0x2c090000
90#define PLAT_FVP_CCI400_CLUS0_SL_PORT 3
91#define PLAT_FVP_CCI400_CLUS1_SL_PORT 4
92
93/* CCI-500/CCI-550 on Base platform */
94#define PLAT_FVP_CCI5XX_BASE 0x2a000000
95#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT 5
96#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT 6
Juan Castilloe33ee5f2014-12-19 09:51:00 +000097
Soby Mathew7356b1e2016-03-24 10:12:42 +000098/* CCN related constants. Only CCN 502 is currently supported */
99#define PLAT_ARM_CCN_BASE 0x2e000000
100#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP 1, 5, 7, 11
101
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100102/* System timer related constants */
103#define PLAT_ARM_NSTIMER_FRAME_ID 1
104
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100105/* Mailbox base address */
106#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
107
108
Dan Handley2b6b5742015-03-19 19:17:53 +0000109/* TrustZone controller related constants
110 *
111 * Currently only filters 0 and 2 are connected on Base FVP.
112 * Filter 0 : CPU clusters (no access to DRAM by default)
113 * Filter 1 : not connected
114 * Filter 2 : LCDs (access to VRAM allowed by default)
115 * Filter 3 : not connected
116 * Programming unconnected filters will have no effect at the
117 * moment. These filter could, however, be connected in future.
118 * So care should be taken not to configure the unused filters.
119 *
120 * Allow only non-secure access to all DRAM to supported devices.
121 * Give access to the CPUs and Virtio. Some devices
122 * would normally use the default ID so allow that too.
123 */
Vikram Kanigiricab2f5e2015-07-31 14:50:36 +0100124#define PLAT_ARM_TZC_BASE 0x2a4a0000
Soby Mathew9c708b52016-02-26 14:23:19 +0000125#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT(0)
Dan Handleyed6ff952014-05-14 17:44:19 +0100126
Dan Handley2b6b5742015-03-19 19:17:53 +0000127#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
128 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \
129 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \
130 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \
131 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \
132 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))
Dan Handleyed6ff952014-05-14 17:44:19 +0100133
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000134/*
135 * GIC related constants to cater for both GICv2 and GICv3 instances of an
136 * FVP. They could be overriden at runtime in case the FVP implements the legacy
137 * VE memory map.
138 */
139#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
140#define PLAT_ARM_GICR_BASE BASE_GICR_BASE
141#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
142
143/*
144 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
145 * terminology. On a GICv2 system or mode, the lists will be merged and treated
146 * as Group 0 interrupts.
147 */
148#define PLAT_ARM_G1S_IRQS ARM_G1S_IRQS, \
149 FVP_IRQ_TZ_WDOG, \
150 FVP_IRQ_SEC_SYS_TIMER
151
152#define PLAT_ARM_G0_IRQS ARM_G0_IRQS
Dan Handleyed6ff952014-05-14 17:44:19 +0100153
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100154#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
155 ARM_G1S_IRQ_PROPS(grp), \
156 INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, grp, \
157 GIC_INTR_CFG_LEVEL), \
158 INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
159 GIC_INTR_CFG_LEVEL)
160
161#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
162
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000163#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
164#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
165
Dan Handleyed6ff952014-05-14 17:44:19 +0100166#endif /* __PLATFORM_DEF_H__ */