blob: ff250a060b780e8d606fd4a901a4c934ed9cbfe4 [file] [log] [blame]
Achin Guptae1aa5162014-06-26 09:58:52 +01001/*
Soby Mathew0d786072016-03-24 16:56:29 +00002 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
Achin Guptae1aa5162014-06-26 09:58:52 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Achin Guptae1aa5162014-06-26 09:58:52 +010031#include <asm_macros.S>
Achin Guptaf6b9e992014-07-31 11:19:11 +010032#include <assert_macros.S>
Achin Guptae1aa5162014-06-26 09:58:52 +010033#include <platform_def.h>
Achin Guptaf6b9e992014-07-31 11:19:11 +010034#include <psci.h>
Achin Guptae1aa5162014-06-26 09:58:52 +010035
36 .globl psci_do_pwrdown_cache_maintenance
37 .globl psci_do_pwrup_cache_maintenance
Soby Mathewd0194872016-04-29 19:01:30 +010038 .globl psci_power_down_wfi
39#if !ERROR_DEPRECATED
40 .globl psci_entrypoint
41#endif
Achin Guptae1aa5162014-06-26 09:58:52 +010042
43/* -----------------------------------------------------------------------
Soby Mathew011ca182015-07-29 17:05:03 +010044 * void psci_do_pwrdown_cache_maintenance(unsigned int power level);
Achin Guptae1aa5162014-06-26 09:58:52 +010045 *
Soby Mathew981487a2015-07-13 14:10:57 +010046 * This function performs cache maintenance for the specified power
47 * level. The levels of cache affected are determined by the power
48 * level which is passed as the argument i.e. level 0 results
49 * in a flush of the L1 cache. Both the L1 and L2 caches are flushed
50 * for a higher power level.
Achin Guptaf6b9e992014-07-31 11:19:11 +010051 *
52 * Additionally, this function also ensures that stack memory is correctly
53 * flushed out to avoid coherency issues due to a change in its memory
54 * attributes after the data cache is disabled.
Achin Guptae1aa5162014-06-26 09:58:52 +010055 * -----------------------------------------------------------------------
56 */
57func psci_do_pwrdown_cache_maintenance
58 stp x29, x30, [sp,#-16]!
59 stp x19, x20, [sp,#-16]!
60
61 /* ---------------------------------------------
Achin Guptae1aa5162014-06-26 09:58:52 +010062 * Determine to how many levels of cache will be
Soby Mathew981487a2015-07-13 14:10:57 +010063 * subject to cache maintenance. Power level
Achin Guptae1aa5162014-06-26 09:58:52 +010064 * 0 implies that only the cpu is being powered
65 * down. Only the L1 data cache needs to be
66 * flushed to the PoU in this case. For a higher
Soby Mathew981487a2015-07-13 14:10:57 +010067 * power level we are assuming that a flush
Achin Guptae1aa5162014-06-26 09:58:52 +010068 * of L1 data and L2 unified cache is enough.
69 * This information should be provided by the
70 * platform.
71 * ---------------------------------------------
72 */
Soby Mathew011ca182015-07-29 17:05:03 +010073 cmp w0, #PSCI_CPU_PWR_LVL
Soby Mathew8e2f2872014-08-14 12:49:05 +010074 b.eq do_core_pwr_dwn
75 bl prepare_cluster_pwr_dwn
Achin Guptae1aa5162014-06-26 09:58:52 +010076 b do_stack_maintenance
77
Soby Mathew8e2f2872014-08-14 12:49:05 +010078do_core_pwr_dwn:
79 bl prepare_core_pwr_dwn
Achin Guptae1aa5162014-06-26 09:58:52 +010080
81 /* ---------------------------------------------
82 * Do stack maintenance by flushing the used
83 * stack to the main memory and invalidating the
84 * remainder.
85 * ---------------------------------------------
86 */
87do_stack_maintenance:
Soby Mathew981487a2015-07-13 14:10:57 +010088 bl plat_get_my_stack
Achin Guptae1aa5162014-06-26 09:58:52 +010089
90 /* ---------------------------------------------
91 * Calculate and store the size of the used
92 * stack memory in x1.
93 * ---------------------------------------------
94 */
95 mov x19, x0
96 mov x1, sp
97 sub x1, x0, x1
98 mov x0, sp
99 bl flush_dcache_range
100
101 /* ---------------------------------------------
102 * Calculate and store the size of the unused
103 * stack memory in x1. Calculate and store the
104 * stack base address in x0.
105 * ---------------------------------------------
106 */
107 sub x0, x19, #PLATFORM_STACK_SIZE
108 sub x1, sp, x0
109 bl inv_dcache_range
110
Achin Guptae1aa5162014-06-26 09:58:52 +0100111 ldp x19, x20, [sp], #16
112 ldp x29, x30, [sp], #16
113 ret
Kévin Petita877c252015-03-24 14:03:57 +0000114endfunc psci_do_pwrdown_cache_maintenance
Achin Guptae1aa5162014-06-26 09:58:52 +0100115
116
117/* -----------------------------------------------------------------------
118 * void psci_do_pwrup_cache_maintenance(void);
119 *
120 * This function performs cache maintenance after this cpu is powered up.
121 * Currently, this involves managing the used stack memory before turning
122 * on the data cache.
123 * -----------------------------------------------------------------------
124 */
125func psci_do_pwrup_cache_maintenance
126 stp x29, x30, [sp,#-16]!
127
128 /* ---------------------------------------------
129 * Ensure any inflight stack writes have made it
130 * to main memory.
131 * ---------------------------------------------
132 */
133 dmb st
134
135 /* ---------------------------------------------
136 * Calculate and store the size of the used
137 * stack memory in x1. Calculate and store the
138 * stack base address in x0.
139 * ---------------------------------------------
140 */
Soby Mathew981487a2015-07-13 14:10:57 +0100141 bl plat_get_my_stack
Achin Guptae1aa5162014-06-26 09:58:52 +0100142 mov x1, sp
143 sub x1, x0, x1
144 mov x0, sp
145 bl inv_dcache_range
146
147 /* ---------------------------------------------
148 * Enable the data cache.
149 * ---------------------------------------------
150 */
151 mrs x0, sctlr_el3
152 orr x0, x0, #SCTLR_C_BIT
153 msr sctlr_el3, x0
154 isb
155
156 ldp x29, x30, [sp], #16
157 ret
Kévin Petita877c252015-03-24 14:03:57 +0000158endfunc psci_do_pwrup_cache_maintenance
Soby Mathewd0194872016-04-29 19:01:30 +0100159
160/* -----------------------------------------------------------------------
161 * void psci_power_down_wfi(void);
162 * This function is called to indicate to the power controller that it
163 * is safe to power down this cpu. It should not exit the wfi and will
164 * be released from reset upon power up.
165 * -----------------------------------------------------------------------
166 */
167func psci_power_down_wfi
168 dsb sy // ensure write buffer empty
169 wfi
170 bl plat_panic_handler
171endfunc psci_power_down_wfi
172
173/* -----------------------------------------------------------------------
174 * void psci_entrypoint(void);
175 * The deprecated entry point for PSCI on warm boot for AArch64.
176 * -----------------------------------------------------------------------
177 */
178func_deprecated psci_entrypoint
179 b bl31_warm_entrypoint
180endfunc_deprecated psci_entrypoint