blob: 7147a9da4f2878af2b8a75f36ceee1815662b24f [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
Yoshifumi Hosoya2a9e1ac2019-03-11 15:15:25 +09002 * Copyright (c) 2018-2019, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_h3_v30.h"
14
Marek Vasutce2eb072019-06-14 02:17:54 +020015#define RCAR_QOS_VERSION "rev.0.11"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020016
Marek Vasutce2eb072019-06-14 02:17:54 +020017#define QOSWT_TIME_BANK0 20000000U /* unit:ns */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020018
Marek Vasutce2eb072019-06-14 02:17:54 +020019#define QOSWT_WTEN_ENABLE 0x1U
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020020
21#define QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_30 (SL_INIT_SSLOTCLK_H3_30 - 0x5U)
22
Marek Vasutce2eb072019-06-14 02:17:54 +020023#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT 3U
24#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT 9U
25#define QOSWT_WTREF_SLOT0_EN \
26 ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
27 (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
28#define QOSWT_WTREF_SLOT1_EN \
29 ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
30 (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020031
Marek Vasutce2eb072019-06-14 02:17:54 +020032#define QOSWT_WTSET0_REQ_SSLOT0 5U
33#define WT_BASE_SUB_SLOT_NUM0 12U
34#define QOSWT_WTSET0_PERIOD0_H3_30 \
35 ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_H3_30) - 1U)
36#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 - 1U)
37#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 - 1U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020038
39#define QOSWT_WTSET1_PERIOD1_H3_30 (QOSWT_WTSET0_PERIOD0_H3_30)
Marek Vasutce2eb072019-06-14 02:17:54 +020040#define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_SSLOT0)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020041#define QOSWT_WTSET1_SLOTSLOT1 (QOSWT_WTSET0_SLOTSLOT0)
42
43#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
44
45#if RCAR_REF_INT == RCAR_REF_DEFAULT
46#include "qos_init_h3_v30_mstat195.h"
47#else
48#include "qos_init_h3_v30_mstat390.h"
49#endif
50
51#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
52
53#if RCAR_REF_INT == RCAR_REF_DEFAULT
54#include "qos_init_h3_v30_qoswt195.h"
55#else
56#include "qos_init_h3_v30_qoswt390.h"
57#endif
58
59#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
60
61#endif
62
63static void dbsc_setting(void)
64{
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020065 /* Register write enable */
66 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
67
68 /* BUFCAM settings */
Marek Vasut46906212019-06-14 01:32:53 +020069 io_write_32(DBSC_DBCAM0CNF1, 0x00043218U);
70 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4U);
71 io_write_32(DBSC_DBCAM0CNF3, 0x00000000U);
72 io_write_32(DBSC_DBSCHCNT0, 0x000F0037U);
73 io_write_32(DBSC_DBSCHSZ0, 0x00000001U);
74 io_write_32(DBSC_DBSCHRW0, 0x22421111U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020075
Marek Vasut3c921762019-06-14 01:35:59 +020076 /* DDR3 */
77 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020078
79 /* QoS Settings */
80 io_write_32(DBSC_DBSCHQOS00, 0x00000F00U);
81 io_write_32(DBSC_DBSCHQOS01, 0x00000B00U);
82 io_write_32(DBSC_DBSCHQOS02, 0x00000000U);
83 io_write_32(DBSC_DBSCHQOS03, 0x00000000U);
84 io_write_32(DBSC_DBSCHQOS40, 0x00000300U);
85 io_write_32(DBSC_DBSCHQOS41, 0x000002F0U);
86 io_write_32(DBSC_DBSCHQOS42, 0x00000200U);
87 io_write_32(DBSC_DBSCHQOS43, 0x00000100U);
88 io_write_32(DBSC_DBSCHQOS90, 0x00000100U);
89 io_write_32(DBSC_DBSCHQOS91, 0x000000F0U);
90 io_write_32(DBSC_DBSCHQOS92, 0x000000A0U);
91 io_write_32(DBSC_DBSCHQOS93, 0x00000040U);
92 io_write_32(DBSC_DBSCHQOS120, 0x00000040U);
93 io_write_32(DBSC_DBSCHQOS121, 0x00000030U);
94 io_write_32(DBSC_DBSCHQOS122, 0x00000020U);
95 io_write_32(DBSC_DBSCHQOS123, 0x00000010U);
96 io_write_32(DBSC_DBSCHQOS130, 0x00000100U);
97 io_write_32(DBSC_DBSCHQOS131, 0x000000F0U);
98 io_write_32(DBSC_DBSCHQOS132, 0x000000A0U);
99 io_write_32(DBSC_DBSCHQOS133, 0x00000040U);
100 io_write_32(DBSC_DBSCHQOS140, 0x000000C0U);
101 io_write_32(DBSC_DBSCHQOS141, 0x000000B0U);
102 io_write_32(DBSC_DBSCHQOS142, 0x00000080U);
103 io_write_32(DBSC_DBSCHQOS143, 0x00000040U);
104 io_write_32(DBSC_DBSCHQOS150, 0x00000040U);
105 io_write_32(DBSC_DBSCHQOS151, 0x00000030U);
106 io_write_32(DBSC_DBSCHQOS152, 0x00000020U);
107 io_write_32(DBSC_DBSCHQOS153, 0x00000010U);
108
109 /* Register write protect */
110 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
111}
112
113void qos_init_h3_v30(void)
114{
115 unsigned int split_area;
Marek Vasutce2eb072019-06-14 02:17:54 +0200116
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200117 dbsc_setting();
118
119#if RCAR_DRAM_LPDDR4_MEMCONF == 0 /* 1GB */
120 split_area = 0x1BU;
121#else /* default 2GB */
122 split_area = 0x1CU;
123#endif
124
125 /* DRAM Split Address mapping */
126#if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH) || \
127 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
128 NOTICE("BL2: DRAM Split is 4ch(DDR %x)\n", (int)qos_init_ddr_phyvalid);
129
130 io_write_32(AXI_ADSPLCR0, ADSPLCR0_ADRMODE_DEFAULT
131 | ADSPLCR0_SPLITSEL(0xFFU)
132 | ADSPLCR0_AREA(split_area)
133 | ADSPLCR0_SWP);
134 io_write_32(AXI_ADSPLCR1, 0x00000000U);
135 io_write_32(AXI_ADSPLCR2, 0x00001054U);
136 io_write_32(AXI_ADSPLCR3, 0x00000000U);
137#elif RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
138 NOTICE("BL2: DRAM Split is 2ch(DDR %x)\n", (int)qos_init_ddr_phyvalid);
139
140 io_write_32(AXI_ADSPLCR0, ADSPLCR0_AREA(split_area));
141 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
142 | ADSPLCR0_SPLITSEL(0xFFU)
143 | ADSPLCR0_AREA(split_area)
144 | ADSPLCR0_SWP);
145 io_write_32(AXI_ADSPLCR2, 0x00001004U);
146 io_write_32(AXI_ADSPLCR3, 0x00000000U);
147#else
148 io_write_32(AXI_ADSPLCR0, ADSPLCR0_AREA(split_area));
149 NOTICE("BL2: DRAM Split is OFF(DDR %x)\n", (int)qos_init_ddr_phyvalid);
150#endif
151
152#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
153#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
154 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
155#endif
156
157#if RCAR_REF_INT == RCAR_REF_DEFAULT
158 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
159#else
160 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
161#endif
162
163#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
164 NOTICE("BL2: Periodic Write DQ Training\n");
165#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
166
167 io_write_32(QOSCTRL_RAS, 0x00000044U);
168 io_write_64(QOSCTRL_DANN, 0x0404010002020201UL);
169 io_write_32(QOSCTRL_DANT, 0x0020100AU);
170 io_write_32(QOSCTRL_FSS, 0x0000000AU);
171 io_write_32(QOSCTRL_INSFC, 0x06330001U);
172 io_write_32(QOSCTRL_RACNT0, 0x00010003U);
173
174 /* GPU Boost Mode */
175 io_write_32(QOSCTRL_STATGEN0, 0x00000001U);
176
177 io_write_32(QOSCTRL_SL_INIT,
178 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
179 SL_INIT_SSLOTCLK_H3_30);
180 io_write_32(QOSCTRL_REF_ARS,
181 ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_30 << 16)));
182
Marek Vasute8900212019-06-14 01:30:41 +0200183 uint32_t i;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200184
Marek Vasute8900212019-06-14 01:30:41 +0200185 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
186 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
187 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
188 }
189 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
190 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
191 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
192 }
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200193#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
Marek Vasute8900212019-06-14 01:30:41 +0200194 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
195 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
196 qoswt_fix[i]);
197 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
198 qoswt_fix[i]);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200199 }
Marek Vasute8900212019-06-14 01:30:41 +0200200 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
201 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
202 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
203 }
204#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200205
206 /* AXI setting */
207 io_write_32(AXI_MMCR, 0x00010008U);
208 io_write_32(AXI_TR3CR, 0x00010000U);
209 io_write_32(AXI_TR4CR, 0x00010000U);
210
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200211 /* RT bus Leaf setting */
212 io_write_32(RT_ACT0, 0x00000000U);
213 io_write_32(RT_ACT1, 0x00000000U);
214
215 /* CCI bus Leaf setting */
216 io_write_32(CPU_ACT0, 0x00000003U);
217 io_write_32(CPU_ACT1, 0x00000003U);
218 io_write_32(CPU_ACT2, 0x00000003U);
219 io_write_32(CPU_ACT3, 0x00000003U);
220
221 io_write_32(QOSCTRL_RAEN, 0x00000001U);
222
223#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
224 /* re-write training setting */
225 io_write_32(QOSWT_WTREF,
226 ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
227 io_write_32(QOSWT_WTSET0,
228 ((QOSWT_WTSET0_PERIOD0_H3_30 << 16) |
229 (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
230 io_write_32(QOSWT_WTSET1,
231 ((QOSWT_WTSET1_PERIOD1_H3_30 << 16) |
232 (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
233
234 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
235#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
236
237 io_write_32(QOSCTRL_STATQC, 0x00000001U);
238#else
239 NOTICE("BL2: QoS is None\n");
240
241 io_write_32(QOSCTRL_RAEN, 0x00000001U);
242#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
243}