blob: 2e2f426f46b4b54dc2b70ff94a0890c8f2dd4e62 [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
Yoshifumi Hosoya2a9e1ac2019-03-11 15:15:25 +09002 * Copyright (c) 2015-2019, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_h3_v20.h"
14
Marek Vasutce2eb072019-06-14 02:17:54 +020015#define RCAR_QOS_VERSION "rev.0.21"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020016
Marek Vasutce2eb072019-06-14 02:17:54 +020017#define QOSWT_TIME_BANK0 20000000U /* unit:ns */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020018
Marek Vasutce2eb072019-06-14 02:17:54 +020019#define QOSWT_WTEN_ENABLE 0x1U
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020020
21#define QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_20 (SL_INIT_SSLOTCLK_H3_20 - 0x5U)
22
Marek Vasutce2eb072019-06-14 02:17:54 +020023#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT 3U
24#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT 9U
25#define QOSWT_WTREF_SLOT0_EN \
26 ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
27 (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
28#define QOSWT_WTREF_SLOT1_EN \
29 ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
30 (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020031
Marek Vasutce2eb072019-06-14 02:17:54 +020032#define QOSWT_WTSET0_REQ_SSLOT0 5U
33#define WT_BASE_SUB_SLOT_NUM0 12U
34#define QOSWT_WTSET0_PERIOD0_H3_20 \
35 ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_H3_20) - 1U)
36#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 - 1U)
37#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 - 1U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020038
Marek Vasutce2eb072019-06-14 02:17:54 +020039#define QOSWT_WTSET1_PERIOD1_H3_20 \
40 ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_H3_20) - 1U)
41#define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 - 1U)
42#define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 - 1U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020043
44#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
45
46#if RCAR_REF_INT == RCAR_REF_DEFAULT
47#include "qos_init_h3_v20_mstat195.h"
48#else
49#include "qos_init_h3_v20_mstat390.h"
50#endif
51
52#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
53
54#if RCAR_REF_INT == RCAR_REF_DEFAULT
55#include "qos_init_h3_v20_qoswt195.h"
56#else
57#include "qos_init_h3_v20_qoswt390.h"
58#endif
59
60#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
61
62#endif
63
64static void dbsc_setting(void)
65{
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020066 /* Register write enable */
67 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
68
69 /* BUFCAM settings */
Marek Vasut46906212019-06-14 01:32:53 +020070 io_write_32(DBSC_DBCAM0CNF1, 0x00043218U);
71 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4U);
72 io_write_32(DBSC_DBCAM0CNF3, 0x00000000U);
73 io_write_32(DBSC_DBSCHCNT0, 0x000F0037U);
74 io_write_32(DBSC_DBSCHSZ0, 0x00000001U);
75 io_write_32(DBSC_DBSCHRW0, 0x22421111U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020076
Marek Vasut3c921762019-06-14 01:35:59 +020077 /* DDR3 */
78 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020079
80 /* QoS Settings */
81 io_write_32(DBSC_DBSCHQOS00, 0x00000F00U);
82 io_write_32(DBSC_DBSCHQOS01, 0x00000B00U);
83 io_write_32(DBSC_DBSCHQOS02, 0x00000000U);
84 io_write_32(DBSC_DBSCHQOS03, 0x00000000U);
85 io_write_32(DBSC_DBSCHQOS40, 0x00000300U);
86 io_write_32(DBSC_DBSCHQOS41, 0x000002F0U);
87 io_write_32(DBSC_DBSCHQOS42, 0x00000200U);
88 io_write_32(DBSC_DBSCHQOS43, 0x00000100U);
89 io_write_32(DBSC_DBSCHQOS90, 0x00000100U);
90 io_write_32(DBSC_DBSCHQOS91, 0x000000F0U);
91 io_write_32(DBSC_DBSCHQOS92, 0x000000A0U);
92 io_write_32(DBSC_DBSCHQOS93, 0x00000040U);
93 io_write_32(DBSC_DBSCHQOS120, 0x00000040U);
94 io_write_32(DBSC_DBSCHQOS121, 0x00000030U);
95 io_write_32(DBSC_DBSCHQOS122, 0x00000020U);
96 io_write_32(DBSC_DBSCHQOS123, 0x00000010U);
97 io_write_32(DBSC_DBSCHQOS130, 0x00000100U);
98 io_write_32(DBSC_DBSCHQOS131, 0x000000F0U);
99 io_write_32(DBSC_DBSCHQOS132, 0x000000A0U);
100 io_write_32(DBSC_DBSCHQOS133, 0x00000040U);
101 io_write_32(DBSC_DBSCHQOS140, 0x000000C0U);
102 io_write_32(DBSC_DBSCHQOS141, 0x000000B0U);
103 io_write_32(DBSC_DBSCHQOS142, 0x00000080U);
104 io_write_32(DBSC_DBSCHQOS143, 0x00000040U);
105 io_write_32(DBSC_DBSCHQOS150, 0x00000040U);
106 io_write_32(DBSC_DBSCHQOS151, 0x00000030U);
107 io_write_32(DBSC_DBSCHQOS152, 0x00000020U);
108 io_write_32(DBSC_DBSCHQOS153, 0x00000010U);
109
110 /* Register write protect */
111 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
112}
113
114void qos_init_h3_v20(void)
115{
116 dbsc_setting();
117
118 /* DRAM Split Address mapping */
119#if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH) || \
120 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
121 NOTICE("BL2: DRAM Split is 4ch\n");
122 io_write_32(AXI_ADSPLCR0, ADSPLCR0_ADRMODE_DEFAULT
123 | ADSPLCR0_SPLITSEL(0xFFU)
124 | ADSPLCR0_AREA(0x1BU)
125 | ADSPLCR0_SWP);
126 io_write_32(AXI_ADSPLCR1, 0x00000000U);
127 io_write_32(AXI_ADSPLCR2, 0x00001054U);
128 io_write_32(AXI_ADSPLCR3, 0x00000000U);
129#elif RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
130 NOTICE("BL2: DRAM Split is 2ch\n");
131 io_write_32(AXI_ADSPLCR0, 0x00000000U);
132 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
133 | ADSPLCR0_SPLITSEL(0xFFU)
134 | ADSPLCR0_AREA(0x1BU)
135 | ADSPLCR0_SWP);
136 io_write_32(AXI_ADSPLCR2, 0x00001004U);
137 io_write_32(AXI_ADSPLCR3, 0x00000000U);
138#else
139 NOTICE("BL2: DRAM Split is OFF\n");
140#endif
141
142#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
143#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
144 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
145#endif
146
147#if RCAR_REF_INT == RCAR_REF_DEFAULT
148 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
149#else
150 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
151#endif
152
153#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
154 NOTICE("BL2: Periodic Write DQ Training\n");
155#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
156
157 io_write_32(QOSCTRL_RAS, 0x00000044U);
158 io_write_64(QOSCTRL_DANN, 0x0404010002020201UL);
159 io_write_32(QOSCTRL_DANT, 0x0020100AU);
160 io_write_32(QOSCTRL_INSFC, 0x06330001U);
161 io_write_32(QOSCTRL_RACNT0, 0x00010003U);
162
163 /* GPU Boost Mode */
164 io_write_32(QOSCTRL_STATGEN0, 0x00000001U);
165
166 io_write_32(QOSCTRL_SL_INIT,
167 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
168 SL_INIT_SSLOTCLK_H3_20);
169#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
170 io_write_32(QOSCTRL_REF_ARS,
171 ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_20 << 16)));
172#else
173 io_write_32(QOSCTRL_REF_ARS, 0x00330000U);
174#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
175
Marek Vasute8900212019-06-14 01:30:41 +0200176 uint32_t i;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200177
Marek Vasute8900212019-06-14 01:30:41 +0200178 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
179 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
180 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
181 }
182 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
183 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
184 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
185 }
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200186#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
Marek Vasute8900212019-06-14 01:30:41 +0200187 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
188 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
189 qoswt_fix[i]);
190 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
191 qoswt_fix[i]);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200192 }
Marek Vasute8900212019-06-14 01:30:41 +0200193 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
194 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
195 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
196 }
197#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200198
199 /* 3DG bus Leaf setting */
200 io_write_32(GPU_ACT0, 0x00000000U);
201 io_write_32(GPU_ACT1, 0x00000000U);
202 io_write_32(GPU_ACT2, 0x00000000U);
203 io_write_32(GPU_ACT3, 0x00000000U);
204 io_write_32(GPU_ACT4, 0x00000000U);
205 io_write_32(GPU_ACT5, 0x00000000U);
206 io_write_32(GPU_ACT6, 0x00000000U);
207 io_write_32(GPU_ACT7, 0x00000000U);
208
209 /* RT bus Leaf setting */
210 io_write_32(RT_ACT0, 0x00000000U);
211 io_write_32(RT_ACT1, 0x00000000U);
212
213 /* CCI bus Leaf setting */
214 io_write_32(CPU_ACT0, 0x00000003U);
215 io_write_32(CPU_ACT1, 0x00000003U);
216 io_write_32(CPU_ACT2, 0x00000003U);
217 io_write_32(CPU_ACT3, 0x00000003U);
218
219 io_write_32(QOSCTRL_RAEN, 0x00000001U);
220
221#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
222 /* re-write training setting */
223 io_write_32(QOSWT_WTREF,
224 ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
225 io_write_32(QOSWT_WTSET0,
226 ((QOSWT_WTSET0_PERIOD0_H3_20 << 16) |
227 (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
228 io_write_32(QOSWT_WTSET1,
229 ((QOSWT_WTSET1_PERIOD1_H3_20 << 16) |
230 (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
231
232 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
233#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
234
235 io_write_32(QOSCTRL_STATQC, 0x00000001U);
236#else
237 NOTICE("BL2: QoS is None\n");
238
239 io_write_32(QOSCTRL_RAEN, 0x00000001U);
240#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
241}