blob: 6922360655cc54fe94fcabf35f147ed71394960d [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
2 * Copyright (c) 2015-2018, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
8#include <debug.h>
9#include "../qos_common.h"
10#include "../qos_reg.h"
11#include "qos_init_h3_v20.h"
12
13#define RCAR_QOS_VERSION "rev.0.19"
14
15#define QOSWT_TIME_BANK0 (20000000U) /* unit:ns */
16
17#define QOSWT_WTEN_ENABLE (0x1U)
18
19#define QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_20 (SL_INIT_SSLOTCLK_H3_20 - 0x5U)
20
21#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U)
22#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U)
23#define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
24#define QOSWT_WTREF_SLOT1_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
25
26#define QOSWT_WTSET0_REQ_SSLOT0 (5U)
27#define WT_BASE_SUB_SLOT_NUM0 (12U)
28#define QOSWT_WTSET0_PERIOD0_H3_20 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_H3_20)-1U)
29#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
30#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U)
31
32#define QOSWT_WTSET1_PERIOD1_H3_20 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_H3_20)-1U)
33#define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
34#define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 -1U)
35
36#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
37
38#if RCAR_REF_INT == RCAR_REF_DEFAULT
39#include "qos_init_h3_v20_mstat195.h"
40#else
41#include "qos_init_h3_v20_mstat390.h"
42#endif
43
44#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
45
46#if RCAR_REF_INT == RCAR_REF_DEFAULT
47#include "qos_init_h3_v20_qoswt195.h"
48#else
49#include "qos_init_h3_v20_qoswt390.h"
50#endif
51
52#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
53
54#endif
55
56static void dbsc_setting(void)
57{
58 uint32_t md = 0;
59
60 /* Register write enable */
61 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
62
63 /* BUFCAM settings */
64 io_write_32(DBSC_DBCAM0CNF1, 0x00043218U); /* dbcam0cnf1 */
65 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4U); /* dbcam0cnf2 */
66 io_write_32(DBSC_DBCAM0CNF3, 0x00000000U); /* dbcam0cnf3 */
67 io_write_32(DBSC_DBSCHCNT0, 0x000F0037U); /* dbschcnt0 */
68 io_write_32(DBSC_DBSCHSZ0, 0x00000001U); /* dbschsz0 */
69 io_write_32(DBSC_DBSCHRW0, 0x22421111U); /* dbschrw0 */
70
71 md = (*((volatile uint32_t *)RST_MODEMR) & 0x000A0000) >> 17;
72
73 switch (md) {
74 case 0x0:
75 /* DDR3200 */
76 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
77 break;
78 case 0x1: /* MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4) */
79 /* DDR2800 */
80 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
81 break;
82 case 0x4: /* MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4) */
83 /* DDR2400 */
84 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
85 break;
86 default: /* MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4) */
87 /* DDR1600 */
88 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
89 break;
90 }
91
92 /* QoS Settings */
93 io_write_32(DBSC_DBSCHQOS00, 0x00000F00U);
94 io_write_32(DBSC_DBSCHQOS01, 0x00000B00U);
95 io_write_32(DBSC_DBSCHQOS02, 0x00000000U);
96 io_write_32(DBSC_DBSCHQOS03, 0x00000000U);
97 io_write_32(DBSC_DBSCHQOS40, 0x00000300U);
98 io_write_32(DBSC_DBSCHQOS41, 0x000002F0U);
99 io_write_32(DBSC_DBSCHQOS42, 0x00000200U);
100 io_write_32(DBSC_DBSCHQOS43, 0x00000100U);
101 io_write_32(DBSC_DBSCHQOS90, 0x00000100U);
102 io_write_32(DBSC_DBSCHQOS91, 0x000000F0U);
103 io_write_32(DBSC_DBSCHQOS92, 0x000000A0U);
104 io_write_32(DBSC_DBSCHQOS93, 0x00000040U);
105 io_write_32(DBSC_DBSCHQOS120, 0x00000040U);
106 io_write_32(DBSC_DBSCHQOS121, 0x00000030U);
107 io_write_32(DBSC_DBSCHQOS122, 0x00000020U);
108 io_write_32(DBSC_DBSCHQOS123, 0x00000010U);
109 io_write_32(DBSC_DBSCHQOS130, 0x00000100U);
110 io_write_32(DBSC_DBSCHQOS131, 0x000000F0U);
111 io_write_32(DBSC_DBSCHQOS132, 0x000000A0U);
112 io_write_32(DBSC_DBSCHQOS133, 0x00000040U);
113 io_write_32(DBSC_DBSCHQOS140, 0x000000C0U);
114 io_write_32(DBSC_DBSCHQOS141, 0x000000B0U);
115 io_write_32(DBSC_DBSCHQOS142, 0x00000080U);
116 io_write_32(DBSC_DBSCHQOS143, 0x00000040U);
117 io_write_32(DBSC_DBSCHQOS150, 0x00000040U);
118 io_write_32(DBSC_DBSCHQOS151, 0x00000030U);
119 io_write_32(DBSC_DBSCHQOS152, 0x00000020U);
120 io_write_32(DBSC_DBSCHQOS153, 0x00000010U);
121
122 /* Register write protect */
123 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
124}
125
126void qos_init_h3_v20(void)
127{
128 dbsc_setting();
129
130 /* DRAM Split Address mapping */
131#if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH) || \
132 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
133 NOTICE("BL2: DRAM Split is 4ch\n");
134 io_write_32(AXI_ADSPLCR0, ADSPLCR0_ADRMODE_DEFAULT
135 | ADSPLCR0_SPLITSEL(0xFFU)
136 | ADSPLCR0_AREA(0x1BU)
137 | ADSPLCR0_SWP);
138 io_write_32(AXI_ADSPLCR1, 0x00000000U);
139 io_write_32(AXI_ADSPLCR2, 0x00001054U);
140 io_write_32(AXI_ADSPLCR3, 0x00000000U);
141#elif RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
142 NOTICE("BL2: DRAM Split is 2ch\n");
143 io_write_32(AXI_ADSPLCR0, 0x00000000U);
144 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
145 | ADSPLCR0_SPLITSEL(0xFFU)
146 | ADSPLCR0_AREA(0x1BU)
147 | ADSPLCR0_SWP);
148 io_write_32(AXI_ADSPLCR2, 0x00001004U);
149 io_write_32(AXI_ADSPLCR3, 0x00000000U);
150#else
151 NOTICE("BL2: DRAM Split is OFF\n");
152#endif
153
154#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
155#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
156 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
157#endif
158
159#if RCAR_REF_INT == RCAR_REF_DEFAULT
160 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
161#else
162 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
163#endif
164
165#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
166 NOTICE("BL2: Periodic Write DQ Training\n");
167#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
168
169 io_write_32(QOSCTRL_RAS, 0x00000044U);
170 io_write_64(QOSCTRL_DANN, 0x0404010002020201UL);
171 io_write_32(QOSCTRL_DANT, 0x0020100AU);
172 io_write_32(QOSCTRL_INSFC, 0x06330001U);
173 io_write_32(QOSCTRL_RACNT0, 0x00010003U);
174
175 /* GPU Boost Mode */
176 io_write_32(QOSCTRL_STATGEN0, 0x00000001U);
177
178 io_write_32(QOSCTRL_SL_INIT,
179 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
180 SL_INIT_SSLOTCLK_H3_20);
181#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
182 io_write_32(QOSCTRL_REF_ARS,
183 ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_20 << 16)));
184#else
185 io_write_32(QOSCTRL_REF_ARS, 0x00330000U);
186#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
187
188 {
189 uint32_t i;
190
191 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
192 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
193 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
194 }
195 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
196 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
197 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
198 }
199#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
200 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
201 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
202 qoswt_fix[i]);
203 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
204 qoswt_fix[i]);
205 }
206 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
207 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
208 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
209 }
210#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
211 }
212
213 /* 3DG bus Leaf setting */
214 io_write_32(GPU_ACT0, 0x00000000U);
215 io_write_32(GPU_ACT1, 0x00000000U);
216 io_write_32(GPU_ACT2, 0x00000000U);
217 io_write_32(GPU_ACT3, 0x00000000U);
218 io_write_32(GPU_ACT4, 0x00000000U);
219 io_write_32(GPU_ACT5, 0x00000000U);
220 io_write_32(GPU_ACT6, 0x00000000U);
221 io_write_32(GPU_ACT7, 0x00000000U);
222
223 /* RT bus Leaf setting */
224 io_write_32(RT_ACT0, 0x00000000U);
225 io_write_32(RT_ACT1, 0x00000000U);
226
227 /* CCI bus Leaf setting */
228 io_write_32(CPU_ACT0, 0x00000003U);
229 io_write_32(CPU_ACT1, 0x00000003U);
230 io_write_32(CPU_ACT2, 0x00000003U);
231 io_write_32(CPU_ACT3, 0x00000003U);
232
233 io_write_32(QOSCTRL_RAEN, 0x00000001U);
234
235#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
236 /* re-write training setting */
237 io_write_32(QOSWT_WTREF,
238 ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
239 io_write_32(QOSWT_WTSET0,
240 ((QOSWT_WTSET0_PERIOD0_H3_20 << 16) |
241 (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
242 io_write_32(QOSWT_WTSET1,
243 ((QOSWT_WTSET1_PERIOD1_H3_20 << 16) |
244 (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
245
246 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
247#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
248
249 io_write_32(QOSCTRL_STATQC, 0x00000001U);
250#else
251 NOTICE("BL2: QoS is None\n");
252
253 io_write_32(QOSCTRL_RAEN, 0x00000001U);
254#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
255}