blob: 27cd4da926fcaa8fbca1d92fb64430fa199c2698 [file] [log] [blame]
Rex-BC Chen749b2112021-09-28 11:24:09 +08001/*
2 * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10#define PLAT_PRIMARY_CPU 0x0
11
12#define MT_GIC_BASE (0x0C000000)
13#define MCUCFG_BASE (0x0C530000)
14#define IO_PHYS (0x10000000)
15
16/* Aggregate of all devices for MMU mapping */
17#define MTK_DEV_RNG0_BASE IO_PHYS
18#define MTK_DEV_RNG0_SIZE 0x400000
19#define MTK_DEV_RNG1_BASE (IO_PHYS + 0x1000000)
20#define MTK_DEV_RNG1_SIZE 0xa110000
21#define MTK_DEV_RNG2_BASE MT_GIC_BASE
22#define MTK_DEV_RNG2_SIZE 0x600000
23
24
25/*******************************************************************************
26 * UART related constants
27 ******************************************************************************/
28#define UART0_BASE (IO_PHYS + 0x01002000)
29
30#define UART_BAUDRATE 115200
31
32/*******************************************************************************
James Lo4ac7a412021-10-06 18:12:30 +080033 * PWRAP related constants
34 ******************************************************************************/
35#define PMIC_WRAP_BASE (IO_PHYS + 0x0000D000)
36
37/*******************************************************************************
Penny Janfb70fb42021-10-03 10:11:04 +080038 * EMI MPU related constants
39 ******************************************************************************/
40#define EMI_MPU_BASE (IO_PHYS + 0x0021B000)
41
42/*******************************************************************************
Rex-BC Chen749b2112021-09-28 11:24:09 +080043 * System counter frequency related constants
44 ******************************************************************************/
45#define SYS_COUNTER_FREQ_IN_TICKS 13000000
46#define SYS_COUNTER_FREQ_IN_MHZ 13
47
48/*******************************************************************************
49 * Platform binary types for linking
50 ******************************************************************************/
51#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
52#define PLATFORM_LINKER_ARCH aarch64
53
54/*******************************************************************************
55 * Generic platform constants
56 ******************************************************************************/
57#define PLATFORM_STACK_SIZE 0x800
58
59#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
60
61#define PLAT_MAX_PWR_LVL U(3)
62#define PLAT_MAX_RET_STATE U(1)
63#define PLAT_MAX_OFF_STATE U(9)
64
65#define PLATFORM_SYSTEM_COUNT U(1)
66#define PLATFORM_MCUSYS_COUNT U(1)
67#define PLATFORM_CLUSTER_COUNT U(1)
68#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
69#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
70
71#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
72#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
73
74#define SOC_CHIP_ID U(0x8186)
75
76/*******************************************************************************
77 * Platform memory map related constants
78 ******************************************************************************/
79#define TZRAM_BASE 0x54600000
80#define TZRAM_SIZE 0x00030000
81
82/*******************************************************************************
83 * BL31 specific defines.
84 ******************************************************************************/
85/*
86 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
87 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
88 * little space for growth.
89 */
90#define BL31_BASE (TZRAM_BASE + 0x1000)
91#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
92
93/*******************************************************************************
94 * Platform specific page table and MMU setup constants
95 ******************************************************************************/
96#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
97#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
98#define MAX_XLAT_TABLES 16
99#define MAX_MMAP_REGIONS 16
100
101/*******************************************************************************
102 * Declarations and constants to access the mailboxes safely. Each mailbox is
103 * aligned on the biggest cache line size in the platform. This is known only
104 * to the platform as it might have a combination of integrated and external
105 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
106 * line at any cache level. They could belong to different cpus/clusters &
107 * get written while being protected by different locks causing corruption of
108 * a valid mailbox address.
109 ******************************************************************************/
110#define CACHE_WRITEBACK_SHIFT 6
111#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
112#endif /* PLATFORM_DEF_H */