blob: 2d489f1f6df2ab42beaacf5e8c0e3e8f8268a271 [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
Yoshifumi Hosoya2a9e1ac2019-03-11 15:15:25 +09002 * Copyright (c) 2017-2019, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_m3n_v10.h"
14
Yoshifumi Hosoya2a9e1ac2019-03-11 15:15:25 +090015#define RCAR_QOS_VERSION "rev.0.09"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020016
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020017#define REF_ARS_ARBSTOPCYCLE_M3N (((SL_INIT_SSLOTCLK_M3N) - 5U) << 16U)
18
19#define QOSWT_TIME_BANK0 (20000000U) /* unit:ns */
20
21#define QOSWT_WTEN_ENABLE (0x1U)
22
23#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U)
24#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U)
25#define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
26#define QOSWT_WTREF_SLOT1_EN QOSWT_WTREF_SLOT0_EN
27
28#define QOSWT_WTSET0_REQ_SSLOT0 (5U)
29#define WT_BASE_SUB_SLOT_NUM0 (12U)
30#define QOSWT_WTSET0_PERIOD0_M3N ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3N)-1U)
31#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
32#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U)
33
34#define QOSWT_WTSET1_PERIOD1_M3N QOSWT_WTSET0_PERIOD0_M3N
35#define QOSWT_WTSET1_SSLOT1 QOSWT_WTSET0_SSLOT0
36#define QOSWT_WTSET1_SLOTSLOT1 QOSWT_WTSET0_SLOTSLOT0
37
38#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
39
40#if RCAR_REF_INT == RCAR_REF_DEFAULT
41#include "qos_init_m3n_v10_mstat195.h"
42#else
43#include "qos_init_m3n_v10_mstat390.h"
44#endif
45
46#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
47
48#if RCAR_REF_INT == RCAR_REF_DEFAULT
49#include "qos_init_m3n_v10_qoswt195.h"
50#else
51#include "qos_init_m3n_v10_qoswt390.h"
52#endif
53
54#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
55#endif
56
57static void dbsc_setting(void)
58{
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020059 /* Register write enable */
60 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
61
62 /* BUFCAM settings */
Marek Vasut07d506e2019-06-14 01:58:27 +020063 io_write_32(DBSC_DBCAM0CNF1, 0x00043218);
64 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4);
65 io_write_32(DBSC_DBSCHCNT0, 0x000F0037);
66 io_write_32(DBSC_DBSCHSZ0, 0x00000001);
67 io_write_32(DBSC_DBSCHRW0, 0x22421111);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020068
Marek Vasutccbf81f2019-06-14 01:58:56 +020069 /* DDR3 */
70 io_write_32(DBSC_SCFCTST2, 0x012F1123);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020071
72 /* QoS Settings */
73 io_write_32(DBSC_DBSCHQOS00, 0x00000F00);
74 io_write_32(DBSC_DBSCHQOS01, 0x00000B00);
75 io_write_32(DBSC_DBSCHQOS02, 0x00000000);
76 io_write_32(DBSC_DBSCHQOS03, 0x00000000);
77 io_write_32(DBSC_DBSCHQOS40, 0x00000300);
78 io_write_32(DBSC_DBSCHQOS41, 0x000002F0);
79 io_write_32(DBSC_DBSCHQOS42, 0x00000200);
80 io_write_32(DBSC_DBSCHQOS43, 0x00000100);
81 io_write_32(DBSC_DBSCHQOS90, 0x00000100);
82 io_write_32(DBSC_DBSCHQOS91, 0x000000F0);
83 io_write_32(DBSC_DBSCHQOS92, 0x000000A0);
84 io_write_32(DBSC_DBSCHQOS93, 0x00000040);
85 io_write_32(DBSC_DBSCHQOS130, 0x00000100);
86 io_write_32(DBSC_DBSCHQOS131, 0x000000F0);
87 io_write_32(DBSC_DBSCHQOS132, 0x000000A0);
88 io_write_32(DBSC_DBSCHQOS133, 0x00000040);
89 io_write_32(DBSC_DBSCHQOS140, 0x000000C0);
90 io_write_32(DBSC_DBSCHQOS141, 0x000000B0);
91 io_write_32(DBSC_DBSCHQOS142, 0x00000080);
92 io_write_32(DBSC_DBSCHQOS143, 0x00000040);
93 io_write_32(DBSC_DBSCHQOS150, 0x00000040);
94 io_write_32(DBSC_DBSCHQOS151, 0x00000030);
95 io_write_32(DBSC_DBSCHQOS152, 0x00000020);
96 io_write_32(DBSC_DBSCHQOS153, 0x00000010);
97
98 /* Register write protect */
99 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
100}
101
102void qos_init_m3n_v10(void)
103{
104 dbsc_setting();
105
106 /* DRAM Split Address mapping */
107#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
108#if RCAR_LSI == RCAR_M3N
109#error "Don't set DRAM Split 4ch(M3N)"
110#else
111 ERROR("DRAM Split 4ch not supported.(M3N)");
112 panic();
113#endif
114#elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH)
115#if RCAR_LSI == RCAR_M3N
116#error "Don't set DRAM Split 2ch(M3N)"
117#else
118 ERROR("DRAM Split 2ch not supported.(M3N)");
119 panic();
120#endif
121#else
122 NOTICE("BL2: DRAM Split is OFF\n");
123#endif
124
125#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
126#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
127 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
128#endif
129
130#if RCAR_REF_INT == RCAR_REF_DEFAULT
131 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
132#else
133 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
134#endif
135
136#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
137 NOTICE("BL2: Periodic Write DQ Training\n");
138#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
139
140 io_write_32(QOSCTRL_RAS, 0x00000028U);
141 io_write_64(QOSCTRL_DANN, 0x0402000002020201UL);
142 io_write_32(QOSCTRL_DANT, 0x00100804U);
143 io_write_32(QOSCTRL_FSS, 0x0000000AU);
144 io_write_32(QOSCTRL_INSFC, 0x06330001U);
145 io_write_32(QOSCTRL_EARLYR, 0x00000001U);
146 io_write_32(QOSCTRL_RACNT0, 0x00010003U);
147
148 io_write_32(QOSCTRL_SL_INIT,
149 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
150 SL_INIT_SSLOTCLK_M3N);
151 io_write_32(QOSCTRL_REF_ARS, REF_ARS_ARBSTOPCYCLE_M3N);
152
Marek Vasut7e0ac9e2019-06-14 01:57:30 +0200153 uint32_t i;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200154
Marek Vasut7e0ac9e2019-06-14 01:57:30 +0200155 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
156 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
157 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
158 }
159 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
160 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
161 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
162 }
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200163#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
Marek Vasut7e0ac9e2019-06-14 01:57:30 +0200164 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
165 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
166 qoswt_fix[i]);
167 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
168 qoswt_fix[i]);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200169 }
Marek Vasut7e0ac9e2019-06-14 01:57:30 +0200170 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
171 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
172 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
173 }
174#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200175
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200176 /* RT bus Leaf setting */
177 io_write_32(RT_ACT0, 0x00000000U);
178 io_write_32(RT_ACT1, 0x00000000U);
179
180 /* CCI bus Leaf setting */
181 io_write_32(CPU_ACT0, 0x00000003U);
182 io_write_32(CPU_ACT1, 0x00000003U);
183
184 io_write_32(QOSCTRL_RAEN, 0x00000001U);
185
186#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
187 /* re-write training setting */
188 io_write_32(QOSWT_WTREF,
189 ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
190 io_write_32(QOSWT_WTSET0,
191 ((QOSWT_WTSET0_PERIOD0_M3N << 16) |
192 (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
193 io_write_32(QOSWT_WTSET1,
194 ((QOSWT_WTSET1_PERIOD1_M3N << 16) |
195 (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
196
197 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
198#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
199
200 io_write_32(QOSCTRL_STATQC, 0x00000001U);
201#else
202 NOTICE("BL2: QoS is None\n");
203
204 io_write_32(QOSCTRL_RAEN, 0x00000001U);
205#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
206}