blob: cf6d0ad22b1e76937d37bbc90046e9da61bc9473 [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
Yoshifumi Hosoya2a9e1ac2019-03-11 15:15:25 +09002 * Copyright (c) 2017-2019, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_m3n_v10.h"
14
Yoshifumi Hosoya2a9e1ac2019-03-11 15:15:25 +090015#define RCAR_QOS_VERSION "rev.0.09"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020016
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020017#define REF_ARS_ARBSTOPCYCLE_M3N (((SL_INIT_SSLOTCLK_M3N) - 5U) << 16U)
18
19#define QOSWT_TIME_BANK0 (20000000U) /* unit:ns */
20
21#define QOSWT_WTEN_ENABLE (0x1U)
22
23#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U)
24#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U)
25#define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
26#define QOSWT_WTREF_SLOT1_EN QOSWT_WTREF_SLOT0_EN
27
28#define QOSWT_WTSET0_REQ_SSLOT0 (5U)
29#define WT_BASE_SUB_SLOT_NUM0 (12U)
30#define QOSWT_WTSET0_PERIOD0_M3N ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3N)-1U)
31#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
32#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U)
33
34#define QOSWT_WTSET1_PERIOD1_M3N QOSWT_WTSET0_PERIOD0_M3N
35#define QOSWT_WTSET1_SSLOT1 QOSWT_WTSET0_SSLOT0
36#define QOSWT_WTSET1_SLOTSLOT1 QOSWT_WTSET0_SLOTSLOT0
37
38#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
39
40#if RCAR_REF_INT == RCAR_REF_DEFAULT
41#include "qos_init_m3n_v10_mstat195.h"
42#else
43#include "qos_init_m3n_v10_mstat390.h"
44#endif
45
46#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
47
48#if RCAR_REF_INT == RCAR_REF_DEFAULT
49#include "qos_init_m3n_v10_qoswt195.h"
50#else
51#include "qos_init_m3n_v10_qoswt390.h"
52#endif
53
54#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
55#endif
56
57static void dbsc_setting(void)
58{
59 uint32_t md = 0;
60
61 /* Register write enable */
62 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
63
64 /* BUFCAM settings */
Marek Vasut07d506e2019-06-14 01:58:27 +020065 io_write_32(DBSC_DBCAM0CNF1, 0x00043218);
66 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4);
67 io_write_32(DBSC_DBSCHCNT0, 0x000F0037);
68 io_write_32(DBSC_DBSCHSZ0, 0x00000001);
69 io_write_32(DBSC_DBSCHRW0, 0x22421111);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020070
71 md = (*((volatile uint32_t *)RST_MODEMR) & 0x000A0000) >> 17;
72
73 switch (md) {
74 case 0x0:
75 /* DDR3200 */
76 io_write_32(DBSC_SCFCTST2, 0x012F1123);
77 break;
78 case 0x1: /* MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4) */
79 /* DDR2800 */
80 io_write_32(DBSC_SCFCTST2, 0x012F1123);
81 break;
82 case 0x4: /* MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4) */
83 /* DDR2400 */
84 io_write_32(DBSC_SCFCTST2, 0x012F1123);
85 break;
86 default: /* MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4) */
87 /* DDR1600 */
88 io_write_32(DBSC_SCFCTST2, 0x012F1123);
89 break;
90 }
91
92 /* QoS Settings */
93 io_write_32(DBSC_DBSCHQOS00, 0x00000F00);
94 io_write_32(DBSC_DBSCHQOS01, 0x00000B00);
95 io_write_32(DBSC_DBSCHQOS02, 0x00000000);
96 io_write_32(DBSC_DBSCHQOS03, 0x00000000);
97 io_write_32(DBSC_DBSCHQOS40, 0x00000300);
98 io_write_32(DBSC_DBSCHQOS41, 0x000002F0);
99 io_write_32(DBSC_DBSCHQOS42, 0x00000200);
100 io_write_32(DBSC_DBSCHQOS43, 0x00000100);
101 io_write_32(DBSC_DBSCHQOS90, 0x00000100);
102 io_write_32(DBSC_DBSCHQOS91, 0x000000F0);
103 io_write_32(DBSC_DBSCHQOS92, 0x000000A0);
104 io_write_32(DBSC_DBSCHQOS93, 0x00000040);
105 io_write_32(DBSC_DBSCHQOS130, 0x00000100);
106 io_write_32(DBSC_DBSCHQOS131, 0x000000F0);
107 io_write_32(DBSC_DBSCHQOS132, 0x000000A0);
108 io_write_32(DBSC_DBSCHQOS133, 0x00000040);
109 io_write_32(DBSC_DBSCHQOS140, 0x000000C0);
110 io_write_32(DBSC_DBSCHQOS141, 0x000000B0);
111 io_write_32(DBSC_DBSCHQOS142, 0x00000080);
112 io_write_32(DBSC_DBSCHQOS143, 0x00000040);
113 io_write_32(DBSC_DBSCHQOS150, 0x00000040);
114 io_write_32(DBSC_DBSCHQOS151, 0x00000030);
115 io_write_32(DBSC_DBSCHQOS152, 0x00000020);
116 io_write_32(DBSC_DBSCHQOS153, 0x00000010);
117
118 /* Register write protect */
119 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
120}
121
122void qos_init_m3n_v10(void)
123{
124 dbsc_setting();
125
126 /* DRAM Split Address mapping */
127#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
128#if RCAR_LSI == RCAR_M3N
129#error "Don't set DRAM Split 4ch(M3N)"
130#else
131 ERROR("DRAM Split 4ch not supported.(M3N)");
132 panic();
133#endif
134#elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH)
135#if RCAR_LSI == RCAR_M3N
136#error "Don't set DRAM Split 2ch(M3N)"
137#else
138 ERROR("DRAM Split 2ch not supported.(M3N)");
139 panic();
140#endif
141#else
142 NOTICE("BL2: DRAM Split is OFF\n");
143#endif
144
145#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
146#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
147 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
148#endif
149
150#if RCAR_REF_INT == RCAR_REF_DEFAULT
151 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
152#else
153 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
154#endif
155
156#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
157 NOTICE("BL2: Periodic Write DQ Training\n");
158#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
159
160 io_write_32(QOSCTRL_RAS, 0x00000028U);
161 io_write_64(QOSCTRL_DANN, 0x0402000002020201UL);
162 io_write_32(QOSCTRL_DANT, 0x00100804U);
163 io_write_32(QOSCTRL_FSS, 0x0000000AU);
164 io_write_32(QOSCTRL_INSFC, 0x06330001U);
165 io_write_32(QOSCTRL_EARLYR, 0x00000001U);
166 io_write_32(QOSCTRL_RACNT0, 0x00010003U);
167
168 io_write_32(QOSCTRL_SL_INIT,
169 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
170 SL_INIT_SSLOTCLK_M3N);
171 io_write_32(QOSCTRL_REF_ARS, REF_ARS_ARBSTOPCYCLE_M3N);
172
Marek Vasut7e0ac9e2019-06-14 01:57:30 +0200173 uint32_t i;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200174
Marek Vasut7e0ac9e2019-06-14 01:57:30 +0200175 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
176 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
177 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
178 }
179 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
180 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
181 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
182 }
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200183#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
Marek Vasut7e0ac9e2019-06-14 01:57:30 +0200184 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
185 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
186 qoswt_fix[i]);
187 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
188 qoswt_fix[i]);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200189 }
Marek Vasut7e0ac9e2019-06-14 01:57:30 +0200190 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
191 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
192 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
193 }
194#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200195
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200196 /* RT bus Leaf setting */
197 io_write_32(RT_ACT0, 0x00000000U);
198 io_write_32(RT_ACT1, 0x00000000U);
199
200 /* CCI bus Leaf setting */
201 io_write_32(CPU_ACT0, 0x00000003U);
202 io_write_32(CPU_ACT1, 0x00000003U);
203
204 io_write_32(QOSCTRL_RAEN, 0x00000001U);
205
206#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
207 /* re-write training setting */
208 io_write_32(QOSWT_WTREF,
209 ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
210 io_write_32(QOSWT_WTSET0,
211 ((QOSWT_WTSET0_PERIOD0_M3N << 16) |
212 (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
213 io_write_32(QOSWT_WTSET1,
214 ((QOSWT_WTSET1_PERIOD1_M3N << 16) |
215 (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
216
217 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
218#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
219
220 io_write_32(QOSCTRL_STATQC, 0x00000001U);
221#else
222 NOTICE("BL2: QoS is None\n");
223
224 io_write_32(QOSCTRL_RAEN, 0x00000001U);
225#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
226}