blob: 014817d3982a3f3c5861540050c44c257e88f2b5 [file] [log] [blame]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001ARM CPU Specific Build Macros
2=============================
3
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
10This document describes the various build options present in the CPU specific
11operations framework to enable errata workarounds and to enable optimizations
12for a specific CPU on a platform.
13
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000014Security Vulnerability Workarounds
15----------------------------------
16
17ARM Trusted Firmware exports a series of build flags which control which
18security vulnerability workarounds should be applied at runtime.
19
20- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
21 `CVE-2017-5715`_. Defaults to 1.
22
Douglas Raillardd7c21b72017-06-28 15:23:03 +010023CPU Errata Workarounds
24----------------------
25
26ARM Trusted Firmware exports a series of build flags which control the
27errata workarounds that are applied to each CPU by the reset handler. The
28errata details can be found in the CPU specific errata documents published
29by ARM:
30
31- `Cortex-A53 MPCore Software Developers Errata Notice`_
32- `Cortex-A57 MPCore Software Developers Errata Notice`_
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +010033- `Cortex-A72 MPCore Software Developers Errata Notice`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +010034
35The errata workarounds are implemented for a particular revision or a set of
36processor revisions. This is checked by the reset handler at runtime. Each
37errata workaround is identified by its ``ID`` as specified in the processor's
38errata notice document. The format of the define used to enable/disable the
39errata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
40is for example ``A57`` for the ``Cortex_A57`` CPU.
41
42Refer to the section *CPU errata status reporting* in
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +010043`Firmware Design guide`_ for information on how to write errata workaround
44functions.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010045
46All workarounds are disabled by default. The platform is responsible for
47enabling these workarounds according to its requirement by defining the
48errata workaround build flags in the platform specific makefile. In case
49these workarounds are enabled for the wrong CPU revision then the errata
50workaround is not applied. In the DEBUG build, this is indicated by
51printing a warning to the crash console.
52
53In the current implementation, a platform which has more than 1 variant
54with different revisions of a processor has no runtime mechanism available
55for it to specify which errata workarounds should be enabled or not.
56
57The value of the build flags are 0 by default, that is, disabled. Any other
58value will enable it.
59
60For Cortex-A53, following errata build flags are defined :
61
62- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
63 CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
64
Douglas Raillardb52353a2017-07-17 14:14:52 +010065- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
66 link time to Cortex-A53 CPU. This needs to be enabled for some variants of
67 revision <= r0p4. This workaround can lead the linker to create ``*.stub``
68 sections.
69
Douglas Raillardd7c21b72017-06-28 15:23:03 +010070- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
71 CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
72 r0p4 and onwards, this errata is enabled by default in hardware.
73
Douglas Raillardb52353a2017-07-17 14:14:52 +010074- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
75 to Cortex-A53 CPU. This needs to be enabled for some variants of revision
76 <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
77 which are 4kB aligned.
78
Douglas Raillardd7c21b72017-06-28 15:23:03 +010079- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
80 CPUs. Though the erratum is present in every revision of the CPU,
81 this workaround is only applied to CPUs from r0p3 onwards, which feature
82 a chicken bit in CPUACTLR\_EL1 to enable a hardware workaround.
83 Earlier revisions of the CPU have other errata which require the same
84 workaround in software, so they should be covered anyway.
85
86For Cortex-A57, following errata build flags are defined :
87
88- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
89 CPU. This needs to be enabled only for revision r0p0 of the CPU.
90
91- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
92 CPU. This needs to be enabled only for revision r0p0 of the CPU.
93
94- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
95 CPU. This needs to be enabled only for revision r0p0 of the CPU.
96
97- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
98 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
99
100- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
101 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
102
103- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
104 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
105
106- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
107 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
108
109- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
110 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
111
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +0100112- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
113 CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
114
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100115
116For Cortex-A72, following errata build flags are defined :
117
118- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
119 CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
120
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100121CPU Specific optimizations
122--------------------------
123
124This section describes some of the optimizations allowed by the CPU micro
125architecture that can be enabled by the platform as desired.
126
127- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
128 Cortex-A57 cluster power down sequence by not flushing the Level 1 data
129 cache. The L1 data cache and the L2 unified cache are inclusive. A flush
130 of the L2 by set/way flushes any dirty lines from the L1 as well. This
131 is a known safe deviation from the Cortex-A57 TRM defined power down
132 sequence. Each Cortex-A57 based platform must make its own decision on
133 whether to use the optimization.
134
135- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
136 hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
137 in a way most programmers expect, and will most probably result in a
138 significant speed degradation to any code that employs them. The ARMv8-A
139 architecture (see ARM DDI 0487A.h, section D3.4.3) allows cores to ignore
140 the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
141 flag enforces this behaviour. This needs to be enabled only for revisions
142 <= r0p3 of the CPU and is enabled by default.
143
144- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
145 ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
146 enabled only for revisions <= r1p2 of the CPU and is enabled by default,
147 as recommended in section "4.7 Non-Temporal Loads/Stores" of the
148 `Cortex-A57 Software Optimization Guide`_.
149
150--------------
151
152*Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.*
153
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000154.. _CVE-2017-5715: http://www.cve.mitre.org/cgi-bin/cvename.cgi?name=2017-5715
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +0100155.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/Cortex_A53_MPCore_Software_Developers_Errata_Notice.pdf
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100156.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/cortex_a57_mpcore_software_developers_errata_notice.pdf
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100157.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100158.. _Firmware Design guide: firmware-design.rst
159.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf