blob: c2f49c211346302c38287ed3ce3f7d8762b01bc7 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Louis Mayencourt5a15b2d2019-10-17 14:46:51 +01002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <bl1/bl1.h>
13#include <common/bl_common.h>
Louis Mayencourt5a15b2d2019-10-17 14:46:51 +010014#include <lib/fconf/fconf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/utils.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000017#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <plat/common/platform.h>
19
Dan Handley9df48042015-03-19 18:58:55 +000020/* Weak definitions may be overridden in specific ARM standard platform */
21#pragma weak bl1_early_platform_setup
22#pragma weak bl1_plat_arch_setup
Dan Handley9df48042015-03-19 18:58:55 +000023#pragma weak bl1_plat_sec_mem_layout
Yatharth Kocharede39cb2016-11-14 12:01:04 +000024#pragma weak bl1_plat_prepare_exit
Sathees Balya22576072018-09-03 17:41:13 +010025#pragma weak bl1_plat_get_next_image_id
26#pragma weak plat_arm_bl1_fwu_needed
Dan Handley9df48042015-03-19 18:58:55 +000027
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010028#define MAP_BL1_TOTAL MAP_REGION_FLAT( \
29 bl1_tzram_layout.total_base, \
30 bl1_tzram_layout.total_size, \
31 MT_MEMORY | MT_RW | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010032/*
33 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
34 * otherwise one region is defined containing both
35 */
36#if SEPARATE_CODE_AND_RODATA
37#define MAP_BL1_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010038 BL_CODE_BASE, \
39 BL1_CODE_END - BL_CODE_BASE, \
Daniel Boulby4e97abd2018-07-16 14:09:15 +010040 MT_CODE | MT_SECURE), \
41 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010042 BL1_RO_DATA_BASE, \
43 BL1_RO_DATA_END \
44 - BL_RO_DATA_BASE, \
45 MT_RO_DATA | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010046#else
47#define MAP_BL1_RO MAP_REGION_FLAT( \
48 BL_CODE_BASE, \
49 BL1_CODE_END - BL_CODE_BASE, \
50 MT_CODE | MT_SECURE)
51#endif
Dan Handley9df48042015-03-19 18:58:55 +000052
53/* Data structure which holds the extents of the trusted SRAM for BL1*/
54static meminfo_t bl1_tzram_layout;
55
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020056struct meminfo *bl1_plat_sec_mem_layout(void)
Dan Handley9df48042015-03-19 18:58:55 +000057{
58 return &bl1_tzram_layout;
59}
60
61/*******************************************************************************
62 * BL1 specific platform actions shared between ARM standard platforms.
63 ******************************************************************************/
64void arm_bl1_early_platform_setup(void)
65{
Dan Handley9df48042015-03-19 18:58:55 +000066
Juan Castillob6132f12015-10-06 14:01:35 +010067#if !ARM_DISABLE_TRUSTED_WDOG
68 /* Enable watchdog */
Aditya Angadi20b48412019-04-16 11:29:14 +053069 plat_arm_secure_wdt_start();
Juan Castillob6132f12015-10-06 14:01:35 +010070#endif
71
Dan Handley9df48042015-03-19 18:58:55 +000072 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010073 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000074
75 /* Allow BL1 to see the whole Trusted RAM */
76 bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
77 bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
Dan Handley9df48042015-03-19 18:58:55 +000078}
79
80void bl1_early_platform_setup(void)
81{
82 arm_bl1_early_platform_setup();
83
84 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000085 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +000086 * No need for locks as no other CPU is active.
87 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000088 plat_arm_interconnect_init();
Dan Handley9df48042015-03-19 18:58:55 +000089 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000090 * Enable Interconnect coherency for the primary CPU's cluster.
Dan Handley9df48042015-03-19 18:58:55 +000091 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000092 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +000093}
94
95/******************************************************************************
96 * Perform the very early platform specific architecture setup shared between
97 * ARM standard platforms. This only does basic initialization. Later
98 * architectural setup (bl1_arch_setup()) does not do anything platform
99 * specific.
100 *****************************************************************************/
101void arm_bl1_plat_arch_setup(void)
102{
Soby Mathewb9856482018-09-18 11:42:42 +0100103#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
104 /*
105 * Ensure ARM platforms don't use coherent memory in BL1 unless
106 * cryptocell integration is enabled.
107 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100108 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000109#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100110
111 const mmap_region_t bl_regions[] = {
112 MAP_BL1_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100113 MAP_BL1_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100114#if USE_ROMLIB
115 ARM_MAP_ROMLIB_CODE,
116 ARM_MAP_ROMLIB_DATA,
Soby Mathewb9856482018-09-18 11:42:42 +0100117#endif
118#if ARM_CRYPTOCELL_INTEG
119 ARM_MAP_BL_COHERENT_RAM,
120#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100121 {0}
122 };
123
Roberto Vargas344ff022018-10-19 16:44:18 +0100124 setup_page_tables(bl_regions, plat_arm_get_mmap());
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700125#ifdef __aarch64__
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100126 enable_mmu_el3(0);
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700127#else
128 enable_mmu_svc_mon(0);
129#endif /* __aarch64__ */
Roberto Vargase3adc372018-05-23 09:27:06 +0100130
131 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000132}
133
134void bl1_plat_arch_setup(void)
135{
136 arm_bl1_plat_arch_setup();
137}
138
139/*
140 * Perform the platform specific architecture setup shared between
141 * ARM standard platforms.
142 */
143void arm_bl1_platform_setup(void)
144{
145 /* Initialise the IO layer and register platform IO devices */
146 plat_arm_io_setup();
Louis Mayencourt5a15b2d2019-10-17 14:46:51 +0100147
148 /* Load fw config */
149 fconf_load_config();
150
John Tsichritzisc34341a2018-07-30 13:41:52 +0100151#if TRUSTED_BOARD_BOOT
152 /* Share the Mbed TLS heap info with other images */
153 arm_bl1_set_mbedtls_heap();
154#endif /* TRUSTED_BOARD_BOOT */
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100155
Soby Mathewd969a7e2018-06-11 16:40:36 +0100156 /*
157 * Allow access to the System counter timer module and program
158 * counter frequency for non secure images during FWU
159 */
Usama Arife97998f2018-11-30 15:43:56 +0000160#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathewd969a7e2018-06-11 16:40:36 +0100161 arm_configure_sys_timer();
Usama Arife97998f2018-11-30 15:43:56 +0000162#endif
Usama Arif078e66f2018-12-12 17:14:29 +0000163#if (ARM_ARCH_MAJOR > 7) || defined(ARMV7_SUPPORTS_GENERIC_TIMER)
Soby Mathewd969a7e2018-06-11 16:40:36 +0100164 write_cntfrq_el0(plat_get_syscnt_freq2());
Usama Arif078e66f2018-12-12 17:14:29 +0000165#endif
Dan Handley9df48042015-03-19 18:58:55 +0000166}
167
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000168void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
169{
Juan Castillob6132f12015-10-06 14:01:35 +0100170#if !ARM_DISABLE_TRUSTED_WDOG
171 /* Disable watchdog before leaving BL1 */
Aditya Angadi20b48412019-04-16 11:29:14 +0530172 plat_arm_secure_wdt_stop();
Juan Castillob6132f12015-10-06 14:01:35 +0100173#endif
174
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000175#ifdef EL3_PAYLOAD_BASE
176 /*
177 * Program the EL3 payload's entry point address into the CPUs mailbox
178 * in order to release secondary CPUs from their holding pen and make
179 * them jump there.
180 */
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100181 plat_arm_program_trusted_mailbox(ep_info->pc);
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000182 dsbsy();
183 sev();
184#endif
185}
Soby Mathew94273572018-03-07 11:32:04 +0000186
Sathees Balya22576072018-09-03 17:41:13 +0100187/*
188 * On Arm platforms, the FWU process is triggered when the FIP image has
189 * been tampered with.
190 */
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000191bool plat_arm_bl1_fwu_needed(void)
Sathees Balya22576072018-09-03 17:41:13 +0100192{
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000193 return !arm_io_is_toc_valid();
Sathees Balya22576072018-09-03 17:41:13 +0100194}
195
Soby Mathew94273572018-03-07 11:32:04 +0000196/*******************************************************************************
197 * The following function checks if Firmware update is needed,
198 * by checking if TOC in FIP image is valid or not.
199 ******************************************************************************/
200unsigned int bl1_plat_get_next_image_id(void)
201{
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000202 return plat_arm_bl1_fwu_needed() ? NS_BL1U_IMAGE_ID : BL2_IMAGE_ID;
Soby Mathew94273572018-03-07 11:32:04 +0000203}