blob: f28d2f6a8ae57b35d0a6ee26054a81d0658952ca [file] [log] [blame]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001ARM Trusted Firmware Design
2===========================
3
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
10The ARM Trusted Firmware implements a subset of the Trusted Board Boot
Douglas Raillard30d7b362017-06-28 16:14:55 +010011Requirements (TBBR) Platform Design Document (PDD) [1]_ for ARM reference
Douglas Raillardd7c21b72017-06-28 15:23:03 +010012platforms. The TBB sequence starts when the platform is powered on and runs up
13to the stage where it hands-off control to firmware running in the normal
14world in DRAM. This is the cold boot path.
15
16The ARM Trusted Firmware also implements the Power State Coordination Interface
Douglas Raillard30d7b362017-06-28 16:14:55 +010017PDD [2]_ as a runtime service. PSCI is the interface from normal world software
Douglas Raillardd7c21b72017-06-28 15:23:03 +010018to firmware implementing power management use-cases (for example, secondary CPU
19boot, hotplug and idle). Normal world software can access ARM Trusted Firmware
20runtime services via the ARM SMC (Secure Monitor Call) instruction. The SMC
Douglas Raillard30d7b362017-06-28 16:14:55 +010021instruction must be used as mandated by the SMC Calling Convention [3]_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010022
23The ARM Trusted Firmware implements a framework for configuring and managing
24interrupts generated in either security state. The details of the interrupt
25management framework and its design can be found in ARM Trusted Firmware
Douglas Raillard30d7b362017-06-28 16:14:55 +010026Interrupt Management Design guide [4]_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010027
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010028The ARM Trusted Firmware also implements a library for setting up and managing
29the translation tables. The details of this library can be found in
30`Xlat_tables design`_.
31
Douglas Raillardd7c21b72017-06-28 15:23:03 +010032The ARM Trusted Firmware can be built to support either AArch64 or AArch32
33execution state.
34
35Cold boot
36---------
37
38The cold boot path starts when the platform is physically turned on. If
39``COLD_BOOT_SINGLE_CPU=0``, one of the CPUs released from reset is chosen as the
40primary CPU, and the remaining CPUs are considered secondary CPUs. The primary
41CPU is chosen through platform-specific means. The cold boot path is mainly
42executed by the primary CPU, other than essential CPU initialization executed by
43all CPUs. The secondary CPUs are kept in a safe platform-specific state until
44the primary CPU has performed enough initialization to boot them.
45
46Refer to the `Reset Design`_ for more information on the effect of the
47``COLD_BOOT_SINGLE_CPU`` platform build option.
48
49The cold boot path in this implementation of the ARM Trusted Firmware,
50depends on the execution state.
51For AArch64, it is divided into five steps (in order of execution):
52
53- Boot Loader stage 1 (BL1) *AP Trusted ROM*
54- Boot Loader stage 2 (BL2) *Trusted Boot Firmware*
55- Boot Loader stage 3-1 (BL31) *EL3 Runtime Software*
56- Boot Loader stage 3-2 (BL32) *Secure-EL1 Payload* (optional)
57- Boot Loader stage 3-3 (BL33) *Non-trusted Firmware*
58
59For AArch32, it is divided into four steps (in order of execution):
60
61- Boot Loader stage 1 (BL1) *AP Trusted ROM*
62- Boot Loader stage 2 (BL2) *Trusted Boot Firmware*
63- Boot Loader stage 3-2 (BL32) *EL3 Runtime Software*
64- Boot Loader stage 3-3 (BL33) *Non-trusted Firmware*
65
66ARM development platforms (Fixed Virtual Platforms (FVPs) and Juno) implement a
67combination of the following types of memory regions. Each bootloader stage uses
68one or more of these memory regions.
69
70- Regions accessible from both non-secure and secure states. For example,
71 non-trusted SRAM, ROM and DRAM.
72- Regions accessible from only the secure state. For example, trusted SRAM and
73 ROM. The FVPs also implement the trusted DRAM which is statically
74 configured. Additionally, the Base FVPs and Juno development platform
75 configure the TrustZone Controller (TZC) to create a region in the DRAM
76 which is accessible only from the secure state.
77
78The sections below provide the following details:
79
80- initialization and execution of the first three stages during cold boot
81- specification of the EL3 Runtime Software (BL31 for AArch64 and BL32 for
82 AArch32) entrypoint requirements for use by alternative Trusted Boot
83 Firmware in place of the provided BL1 and BL2
84
85BL1
86~~~
87
88This stage begins execution from the platform's reset vector at EL3. The reset
89address is platform dependent but it is usually located in a Trusted ROM area.
90The BL1 data section is copied to trusted SRAM at runtime.
91
92On the ARM development platforms, BL1 code starts execution from the reset
93vector defined by the constant ``BL1_RO_BASE``. The BL1 data section is copied
94to the top of trusted SRAM as defined by the constant ``BL1_RW_BASE``.
95
96The functionality implemented by this stage is as follows.
97
98Determination of boot path
99^^^^^^^^^^^^^^^^^^^^^^^^^^
100
101Whenever a CPU is released from reset, BL1 needs to distinguish between a warm
102boot and a cold boot. This is done using platform-specific mechanisms (see the
103``plat_get_my_entrypoint()`` function in the `Porting Guide`_). In the case of a
104warm boot, a CPU is expected to continue execution from a separate
105entrypoint. In the case of a cold boot, the secondary CPUs are placed in a safe
106platform-specific state (see the ``plat_secondary_cold_boot_setup()`` function in
107the `Porting Guide`_) while the primary CPU executes the remaining cold boot path
108as described in the following sections.
109
110This step only applies when ``PROGRAMMABLE_RESET_ADDRESS=0``. Refer to the
111`Reset Design`_ for more information on the effect of the
112``PROGRAMMABLE_RESET_ADDRESS`` platform build option.
113
114Architectural initialization
115^^^^^^^^^^^^^^^^^^^^^^^^^^^^
116
117BL1 performs minimal architectural initialization as follows.
118
119- Exception vectors
120
121 BL1 sets up simple exception vectors for both synchronous and asynchronous
122 exceptions. The default behavior upon receiving an exception is to populate
123 a status code in the general purpose register ``X0/R0`` and call the
124 ``plat_report_exception()`` function (see the `Porting Guide`_). The status
125 code is one of:
126
127 For AArch64:
128
129 ::
130
131 0x0 : Synchronous exception from Current EL with SP_EL0
132 0x1 : IRQ exception from Current EL with SP_EL0
133 0x2 : FIQ exception from Current EL with SP_EL0
134 0x3 : System Error exception from Current EL with SP_EL0
135 0x4 : Synchronous exception from Current EL with SP_ELx
136 0x5 : IRQ exception from Current EL with SP_ELx
137 0x6 : FIQ exception from Current EL with SP_ELx
138 0x7 : System Error exception from Current EL with SP_ELx
139 0x8 : Synchronous exception from Lower EL using aarch64
140 0x9 : IRQ exception from Lower EL using aarch64
141 0xa : FIQ exception from Lower EL using aarch64
142 0xb : System Error exception from Lower EL using aarch64
143 0xc : Synchronous exception from Lower EL using aarch32
144 0xd : IRQ exception from Lower EL using aarch32
145 0xe : FIQ exception from Lower EL using aarch32
146 0xf : System Error exception from Lower EL using aarch32
147
148 For AArch32:
149
150 ::
151
152 0x10 : User mode
153 0x11 : FIQ mode
154 0x12 : IRQ mode
155 0x13 : SVC mode
156 0x16 : Monitor mode
157 0x17 : Abort mode
158 0x1a : Hypervisor mode
159 0x1b : Undefined mode
160 0x1f : System mode
161
162 The ``plat_report_exception()`` implementation on the ARM FVP port programs
163 the Versatile Express System LED register in the following format to
164 indicate the occurence of an unexpected exception:
165
166 ::
167
168 SYS_LED[0] - Security state (Secure=0/Non-Secure=1)
169 SYS_LED[2:1] - Exception Level (EL3=0x3, EL2=0x2, EL1=0x1, EL0=0x0)
170 For AArch32 it is always 0x0
171 SYS_LED[7:3] - Exception Class (Sync/Async & origin). This is the value
172 of the status code
173
174 A write to the LED register reflects in the System LEDs (S6LED0..7) in the
175 CLCD window of the FVP.
176
177 BL1 does not expect to receive any exceptions other than the SMC exception.
178 For the latter, BL1 installs a simple stub. The stub expects to receive a
179 limited set of SMC types (determined by their function IDs in the general
180 purpose register ``X0/R0``):
181
182 - ``BL1_SMC_RUN_IMAGE``: This SMC is raised by BL2 to make BL1 pass control
183 to EL3 Runtime Software.
184 - All SMCs listed in section "BL1 SMC Interface" in the `Firmware Update`_
185 Design Guide are supported for AArch64 only. These SMCs are currently
186 not supported when BL1 is built for AArch32.
187
188 Any other SMC leads to an assertion failure.
189
190- CPU initialization
191
192 BL1 calls the ``reset_handler()`` function which in turn calls the CPU
193 specific reset handler function (see the section: "CPU specific operations
194 framework").
195
196- Control register setup (for AArch64)
197
198 - ``SCTLR_EL3``. Instruction cache is enabled by setting the ``SCTLR_EL3.I``
199 bit. Alignment and stack alignment checking is enabled by setting the
200 ``SCTLR_EL3.A`` and ``SCTLR_EL3.SA`` bits. Exception endianness is set to
201 little-endian by clearing the ``SCTLR_EL3.EE`` bit.
202
203 - ``SCR_EL3``. The register width of the next lower exception level is set
204 to AArch64 by setting the ``SCR.RW`` bit. The ``SCR.EA`` bit is set to trap
205 both External Aborts and SError Interrupts in EL3. The ``SCR.SIF`` bit is
206 also set to disable instruction fetches from Non-secure memory when in
207 secure state.
208
209 - ``CPTR_EL3``. Accesses to the ``CPACR_EL1`` register from EL1 or EL2, or the
210 ``CPTR_EL2`` register from EL2 are configured to not trap to EL3 by
211 clearing the ``CPTR_EL3.TCPAC`` bit. Access to the trace functionality is
212 configured not to trap to EL3 by clearing the ``CPTR_EL3.TTA`` bit.
213 Instructions that access the registers associated with Floating Point
214 and Advanced SIMD execution are configured to not trap to EL3 by
215 clearing the ``CPTR_EL3.TFP`` bit.
216
217 - ``DAIF``. The SError interrupt is enabled by clearing the SError interrupt
218 mask bit.
219
220 - ``MDCR_EL3``. The trap controls, ``MDCR_EL3.TDOSA``, ``MDCR_EL3.TDA`` and
221 ``MDCR_EL3.TPM``, are set so that accesses to the registers they control
222 do not trap to EL3. AArch64 Secure self-hosted debug is disabled by
223 setting the ``MDCR_EL3.SDD`` bit. Also ``MDCR_EL3.SPD32`` is set to
224 disable AArch32 Secure self-hosted privileged debug from S-EL1.
225
226- Control register setup (for AArch32)
227
228 - ``SCTLR``. Instruction cache is enabled by setting the ``SCTLR.I`` bit.
229 Alignment checking is enabled by setting the ``SCTLR.A`` bit.
230 Exception endianness is set to little-endian by clearing the
231 ``SCTLR.EE`` bit.
232
233 - ``SCR``. The ``SCR.SIF`` bit is set to disable instruction fetches from
234 Non-secure memory when in secure state.
235
236 - ``CPACR``. Allow execution of Advanced SIMD instructions at PL0 and PL1,
237 by clearing the ``CPACR.ASEDIS`` bit. Access to the trace functionality
238 is configured not to trap to undefined mode by clearing the
239 ``CPACR.TRCDIS`` bit.
240
241 - ``NSACR``. Enable non-secure access to Advanced SIMD functionality and
242 system register access to implemented trace registers.
243
244 - ``FPEXC``. Enable access to the Advanced SIMD and floating-point
245 functionality from all Exception levels.
246
247 - ``CPSR.A``. The Asynchronous data abort interrupt is enabled by clearing
248 the Asynchronous data abort interrupt mask bit.
249
250 - ``SDCR``. The ``SDCR.SPD`` field is set to disable AArch32 Secure
251 self-hosted privileged debug.
252
253Platform initialization
254^^^^^^^^^^^^^^^^^^^^^^^
255
256On ARM platforms, BL1 performs the following platform initializations:
257
258- Enable the Trusted Watchdog.
259- Initialize the console.
260- Configure the Interconnect to enable hardware coherency.
261- Enable the MMU and map the memory it needs to access.
262- Configure any required platform storage to load the next bootloader image
263 (BL2).
264
265Firmware Update detection and execution
266^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
267
268After performing platform setup, BL1 common code calls
269``bl1_plat_get_next_image_id()`` to determine if `Firmware Update`_ is required or
270to proceed with the normal boot process. If the platform code returns
271``BL2_IMAGE_ID`` then the normal boot sequence is executed as described in the
272next section, else BL1 assumes that `Firmware Update`_ is required and execution
273passes to the first image in the `Firmware Update`_ process. In either case, BL1
274retrieves a descriptor of the next image by calling ``bl1_plat_get_image_desc()``.
275The image descriptor contains an ``entry_point_info_t`` structure, which BL1
276uses to initialize the execution state of the next image.
277
278BL2 image load and execution
279^^^^^^^^^^^^^^^^^^^^^^^^^^^^
280
281In the normal boot flow, BL1 execution continues as follows:
282
283#. BL1 prints the following string from the primary CPU to indicate successful
284 execution of the BL1 stage:
285
286 ::
287
288 "Booting Trusted Firmware"
289
290#. BL1 determines the amount of free trusted SRAM memory available by
291 calculating the extent of its own data section, which also resides in
292 trusted SRAM. BL1 loads a BL2 raw binary image from platform storage, at a
293 platform-specific base address. If the BL2 image file is not present or if
294 there is not enough free trusted SRAM the following error message is
295 printed:
296
297 ::
298
299 "Failed to load BL2 firmware."
300
301 BL1 calculates the amount of Trusted SRAM that can be used by the BL2
302 image. The exact load location of the image is provided as a base address
303 in the platform header. Further description of the memory layout can be
304 found later in this document.
305
306#. BL1 passes control to the BL2 image at Secure EL1 (for AArch64) or at
307 Secure SVC mode (for AArch32), starting from its load address.
308
309#. BL1 also passes information about the amount of trusted SRAM used and
310 available for use. This information is populated at a platform-specific
311 memory address.
312
313BL2
314~~~
315
316BL1 loads and passes control to BL2 at Secure-EL1 (for AArch64) or at Secure
317SVC mode (for AArch32) . BL2 is linked against and loaded at a platform-specific
318base address (more information can be found later in this document).
319The functionality implemented by BL2 is as follows.
320
321Architectural initialization
322^^^^^^^^^^^^^^^^^^^^^^^^^^^^
323
324For AArch64, BL2 performs the minimal architectural initialization required
325for subsequent stages of the ARM Trusted Firmware and normal world software.
326EL1 and EL0 are given access to Floating Point and Advanced SIMD registers
327by clearing the ``CPACR.FPEN`` bits.
328
329For AArch32, the minimal architectural initialization required for subsequent
330stages of the ARM Trusted Firmware and normal world software is taken care of
331in BL1 as both BL1 and BL2 execute at PL1.
332
333Platform initialization
334^^^^^^^^^^^^^^^^^^^^^^^
335
336On ARM platforms, BL2 performs the following platform initializations:
337
338- Initialize the console.
339- Configure any required platform storage to allow loading further bootloader
340 images.
341- Enable the MMU and map the memory it needs to access.
342- Perform platform security setup to allow access to controlled components.
343- Reserve some memory for passing information to the next bootloader image
344 EL3 Runtime Software and populate it.
345- Define the extents of memory available for loading each subsequent
346 bootloader image.
347
348Image loading in BL2
349^^^^^^^^^^^^^^^^^^^^
350
351Image loading scheme in BL2 depends on ``LOAD_IMAGE_V2`` build option. If the
352flag is disabled, the BLxx images are loaded, by calling the respective
353load\_blxx() function from BL2 generic code. If the flag is enabled, the BL2
354generic code loads the images based on the list of loadable images provided
355by the platform. BL2 passes the list of executable images provided by the
356platform to the next handover BL image. By default, this flag is disabled for
357AArch64 and the AArch32 build is supported only if this flag is enabled.
358
359SCP\_BL2 (System Control Processor Firmware) image load
360^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
361
362Some systems have a separate System Control Processor (SCP) for power, clock,
363reset and system control. BL2 loads the optional SCP\_BL2 image from platform
364storage into a platform-specific region of secure memory. The subsequent
365handling of SCP\_BL2 is platform specific. For example, on the Juno ARM
366development platform port the image is transferred into SCP's internal memory
367using the Boot Over MHU (BOM) protocol after being loaded in the trusted SRAM
368memory. The SCP executes SCP\_BL2 and signals to the Application Processor (AP)
369for BL2 execution to continue.
370
371EL3 Runtime Software image load
372^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
373
374BL2 loads the EL3 Runtime Software image from platform storage into a platform-
375specific address in trusted SRAM. If there is not enough memory to load the
376image or image is missing it leads to an assertion failure. If ``LOAD_IMAGE_V2``
377is disabled and if image loads successfully, BL2 updates the amount of trusted
378SRAM used and available for use by EL3 Runtime Software. This information is
379populated at a platform-specific memory address.
380
381AArch64 BL32 (Secure-EL1 Payload) image load
382^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
383
384BL2 loads the optional BL32 image from platform storage into a platform-
385specific region of secure memory. The image executes in the secure world. BL2
386relies on BL31 to pass control to the BL32 image, if present. Hence, BL2
387populates a platform-specific area of memory with the entrypoint/load-address
388of the BL32 image. The value of the Saved Processor Status Register (``SPSR``)
389for entry into BL32 is not determined by BL2, it is initialized by the
390Secure-EL1 Payload Dispatcher (see later) within BL31, which is responsible for
391managing interaction with BL32. This information is passed to BL31.
392
393BL33 (Non-trusted Firmware) image load
394^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
395
396BL2 loads the BL33 image (e.g. UEFI or other test or boot software) from
397platform storage into non-secure memory as defined by the platform.
398
399BL2 relies on EL3 Runtime Software to pass control to BL33 once secure state
400initialization is complete. Hence, BL2 populates a platform-specific area of
401memory with the entrypoint and Saved Program Status Register (``SPSR``) of the
402normal world software image. The entrypoint is the load address of the BL33
403image. The ``SPSR`` is determined as specified in Section 5.13 of the
404`PSCI PDD`_. This information is passed to the EL3 Runtime Software.
405
406AArch64 BL31 (EL3 Runtime Software) execution
407^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
408
409BL2 execution continues as follows:
410
411#. BL2 passes control back to BL1 by raising an SMC, providing BL1 with the
412 BL31 entrypoint. The exception is handled by the SMC exception handler
413 installed by BL1.
414
415#. BL1 turns off the MMU and flushes the caches. It clears the
416 ``SCTLR_EL3.M/I/C`` bits, flushes the data cache to the point of coherency
417 and invalidates the TLBs.
418
419#. BL1 passes control to BL31 at the specified entrypoint at EL3.
420
421AArch64 BL31
422~~~~~~~~~~~~
423
424The image for this stage is loaded by BL2 and BL1 passes control to BL31 at
425EL3. BL31 executes solely in trusted SRAM. BL31 is linked against and
426loaded at a platform-specific base address (more information can be found later
427in this document). The functionality implemented by BL31 is as follows.
428
429Architectural initialization
430^^^^^^^^^^^^^^^^^^^^^^^^^^^^
431
432Currently, BL31 performs a similar architectural initialization to BL1 as
433far as system register settings are concerned. Since BL1 code resides in ROM,
434architectural initialization in BL31 allows override of any previous
435initialization done by BL1.
436
437BL31 initializes the per-CPU data framework, which provides a cache of
438frequently accessed per-CPU data optimised for fast, concurrent manipulation
439on different CPUs. This buffer includes pointers to per-CPU contexts, crash
440buffer, CPU reset and power down operations, PSCI data, platform data and so on.
441
442It then replaces the exception vectors populated by BL1 with its own. BL31
443exception vectors implement more elaborate support for handling SMCs since this
444is the only mechanism to access the runtime services implemented by BL31 (PSCI
445for example). BL31 checks each SMC for validity as specified by the
446`SMC calling convention PDD`_ before passing control to the required SMC
447handler routine.
448
449BL31 programs the ``CNTFRQ_EL0`` register with the clock frequency of the system
450counter, which is provided by the platform.
451
452Platform initialization
453^^^^^^^^^^^^^^^^^^^^^^^
454
455BL31 performs detailed platform initialization, which enables normal world
456software to function correctly.
457
458On ARM platforms, this consists of the following:
459
460- Initialize the console.
461- Configure the Interconnect to enable hardware coherency.
462- Enable the MMU and map the memory it needs to access.
463- Initialize the generic interrupt controller.
464- Initialize the power controller device.
465- Detect the system topology.
466
467Runtime services initialization
468^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
469
470BL31 is responsible for initializing the runtime services. One of them is PSCI.
471
472As part of the PSCI initializations, BL31 detects the system topology. It also
473initializes the data structures that implement the state machine used to track
474the state of power domain nodes. The state can be one of ``OFF``, ``RUN`` or
475``RETENTION``. All secondary CPUs are initially in the ``OFF`` state. The cluster
476that the primary CPU belongs to is ``ON``; any other cluster is ``OFF``. It also
477initializes the locks that protect them. BL31 accesses the state of a CPU or
478cluster immediately after reset and before the data cache is enabled in the
479warm boot path. It is not currently possible to use 'exclusive' based spinlocks,
480therefore BL31 uses locks based on Lamport's Bakery algorithm instead.
481
482The runtime service framework and its initialization is described in more
483detail in the "EL3 runtime services framework" section below.
484
485Details about the status of the PSCI implementation are provided in the
486"Power State Coordination Interface" section below.
487
488AArch64 BL32 (Secure-EL1 Payload) image initialization
489^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
490
491If a BL32 image is present then there must be a matching Secure-EL1 Payload
492Dispatcher (SPD) service (see later for details). During initialization
493that service must register a function to carry out initialization of BL32
494once the runtime services are fully initialized. BL31 invokes such a
495registered function to initialize BL32 before running BL33. This initialization
496is not necessary for AArch32 SPs.
497
498Details on BL32 initialization and the SPD's role are described in the
499"Secure-EL1 Payloads and Dispatchers" section below.
500
501BL33 (Non-trusted Firmware) execution
502^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
503
504EL3 Runtime Software initializes the EL2 or EL1 processor context for normal-
505world cold boot, ensuring that no secure state information finds its way into
506the non-secure execution state. EL3 Runtime Software uses the entrypoint
507information provided by BL2 to jump to the Non-trusted firmware image (BL33)
508at the highest available Exception Level (EL2 if available, otherwise EL1).
509
510Using alternative Trusted Boot Firmware in place of BL1 & BL2 (AArch64 only)
511~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
512
513Some platforms have existing implementations of Trusted Boot Firmware that
514would like to use ARM Trusted Firmware BL31 for the EL3 Runtime Software. To
515enable this firmware architecture it is important to provide a fully documented
516and stable interface between the Trusted Boot Firmware and BL31.
517
518Future changes to the BL31 interface will be done in a backwards compatible
519way, and this enables these firmware components to be independently enhanced/
520updated to develop and exploit new functionality.
521
522Required CPU state when calling ``bl31_entrypoint()`` during cold boot
523^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
524
525This function must only be called by the primary CPU.
526
527On entry to this function the calling primary CPU must be executing in AArch64
528EL3, little-endian data access, and all interrupt sources masked:
529
530::
531
532 PSTATE.EL = 3
533 PSTATE.RW = 1
534 PSTATE.DAIF = 0xf
535 SCTLR_EL3.EE = 0
536
537X0 and X1 can be used to pass information from the Trusted Boot Firmware to the
538platform code in BL31:
539
540::
541
542 X0 : Reserved for common Trusted Firmware information
543 X1 : Platform specific information
544
545BL31 zero-init sections (e.g. ``.bss``) should not contain valid data on entry,
546these will be zero filled prior to invoking platform setup code.
547
548Use of the X0 and X1 parameters
549'''''''''''''''''''''''''''''''
550
551The parameters are platform specific and passed from ``bl31_entrypoint()`` to
552``bl31_early_platform_setup()``. The value of these parameters is never directly
553used by the common BL31 code.
554
555The convention is that ``X0`` conveys information regarding the BL31, BL32 and
556BL33 images from the Trusted Boot firmware and ``X1`` can be used for other
557platform specific purpose. This convention allows platforms which use ARM
558Trusted Firmware's BL1 and BL2 images to transfer additional platform specific
559information from Secure Boot without conflicting with future evolution of the
560Trusted Firmware using ``X0`` to pass a ``bl31_params`` structure.
561
562BL31 common and SPD initialization code depends on image and entrypoint
563information about BL33 and BL32, which is provided via BL31 platform APIs.
564This information is required until the start of execution of BL33. This
565information can be provided in a platform defined manner, e.g. compiled into
566the platform code in BL31, or provided in a platform defined memory location
567by the Trusted Boot firmware, or passed from the Trusted Boot Firmware via the
568Cold boot Initialization parameters. This data may need to be cleaned out of
569the CPU caches if it is provided by an earlier boot stage and then accessed by
570BL31 platform code before the caches are enabled.
571
572ARM Trusted Firmware's BL2 implementation passes a ``bl31_params`` structure in
573``X0`` and the ARM development platforms interpret this in the BL31 platform
574code.
575
576MMU, Data caches & Coherency
577''''''''''''''''''''''''''''
578
579BL31 does not depend on the enabled state of the MMU, data caches or
580interconnect coherency on entry to ``bl31_entrypoint()``. If these are disabled
581on entry, these should be enabled during ``bl31_plat_arch_setup()``.
582
583Data structures used in the BL31 cold boot interface
584''''''''''''''''''''''''''''''''''''''''''''''''''''
585
586These structures are designed to support compatibility and independent
587evolution of the structures and the firmware images. For example, a version of
588BL31 that can interpret the BL3x image information from different versions of
589BL2, a platform that uses an extended entry\_point\_info structure to convey
590additional register information to BL31, or a ELF image loader that can convey
591more details about the firmware images.
592
593To support these scenarios the structures are versioned and sized, which enables
594BL31 to detect which information is present and respond appropriately. The
595``param_header`` is defined to capture this information:
596
597.. code:: c
598
599 typedef struct param_header {
600 uint8_t type; /* type of the structure */
601 uint8_t version; /* version of this structure */
602 uint16_t size; /* size of this structure in bytes */
603 uint32_t attr; /* attributes: unused bits SBZ */
604 } param_header_t;
605
606The structures using this format are ``entry_point_info``, ``image_info`` and
607``bl31_params``. The code that allocates and populates these structures must set
608the header fields appropriately, and the ``SET_PARAM_HEAD()`` a macro is defined
609to simplify this action.
610
611Required CPU state for BL31 Warm boot initialization
612^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
613
614When requesting a CPU power-on, or suspending a running CPU, ARM Trusted
615Firmware provides the platform power management code with a Warm boot
616initialization entry-point, to be invoked by the CPU immediately after the
617reset handler. On entry to the Warm boot initialization function the calling
618CPU must be in AArch64 EL3, little-endian data access and all interrupt sources
619masked:
620
621::
622
623 PSTATE.EL = 3
624 PSTATE.RW = 1
625 PSTATE.DAIF = 0xf
626 SCTLR_EL3.EE = 0
627
628The PSCI implementation will initialize the processor state and ensure that the
629platform power management code is then invoked as required to initialize all
630necessary system, cluster and CPU resources.
631
632AArch32 EL3 Runtime Software entrypoint interface
633~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
634
635To enable this firmware architecture it is important to provide a fully
636documented and stable interface between the Trusted Boot Firmware and the
637AArch32 EL3 Runtime Software.
638
639Future changes to the entrypoint interface will be done in a backwards
640compatible way, and this enables these firmware components to be independently
641enhanced/updated to develop and exploit new functionality.
642
643Required CPU state when entering during cold boot
644^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
645
646This function must only be called by the primary CPU.
647
648On entry to this function the calling primary CPU must be executing in AArch32
649EL3, little-endian data access, and all interrupt sources masked:
650
651::
652
653 PSTATE.AIF = 0x7
654 SCTLR.EE = 0
655
656R0 and R1 are used to pass information from the Trusted Boot Firmware to the
657platform code in AArch32 EL3 Runtime Software:
658
659::
660
661 R0 : Reserved for common Trusted Firmware information
662 R1 : Platform specific information
663
664Use of the R0 and R1 parameters
665'''''''''''''''''''''''''''''''
666
667The parameters are platform specific and the convention is that ``R0`` conveys
668information regarding the BL3x images from the Trusted Boot firmware and ``R1``
669can be used for other platform specific purpose. This convention allows
670platforms which use ARM Trusted Firmware's BL1 and BL2 images to transfer
671additional platform specific information from Secure Boot without conflicting
672with future evolution of the Trusted Firmware using ``R0`` to pass a ``bl_params``
673structure.
674
675The AArch32 EL3 Runtime Software is responsible for entry into BL33. This
676information can be obtained in a platform defined manner, e.g. compiled into
677the AArch32 EL3 Runtime Software, or provided in a platform defined memory
678location by the Trusted Boot firmware, or passed from the Trusted Boot Firmware
679via the Cold boot Initialization parameters. This data may need to be cleaned
680out of the CPU caches if it is provided by an earlier boot stage and then
681accessed by AArch32 EL3 Runtime Software before the caches are enabled.
682
683When using AArch32 EL3 Runtime Software, the ARM development platforms pass a
684``bl_params`` structure in ``R0`` from BL2 to be interpreted by AArch32 EL3 Runtime
685Software platform code.
686
687MMU, Data caches & Coherency
688''''''''''''''''''''''''''''
689
690AArch32 EL3 Runtime Software must not depend on the enabled state of the MMU,
691data caches or interconnect coherency in its entrypoint. They must be explicitly
692enabled if required.
693
694Data structures used in cold boot interface
695'''''''''''''''''''''''''''''''''''''''''''
696
697The AArch32 EL3 Runtime Software cold boot interface uses ``bl_params`` instead
698of ``bl31_params``. The ``bl_params`` structure is based on the convention
699described in AArch64 BL31 cold boot interface section.
700
701Required CPU state for warm boot initialization
702^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
703
704When requesting a CPU power-on, or suspending a running CPU, AArch32 EL3
705Runtime Software must ensure execution of a warm boot initialization entrypoint.
706If ARM Trusted Firmware BL1 is used and the PROGRAMMABLE\_RESET\_ADDRESS build
707flag is false, then AArch32 EL3 Runtime Software must ensure that BL1 branches
708to the warm boot entrypoint by arranging for the BL1 platform function,
709plat\_get\_my\_entrypoint(), to return a non-zero value.
710
711In this case, the warm boot entrypoint must be in AArch32 EL3, little-endian
712data access and all interrupt sources masked:
713
714::
715
716 PSTATE.AIF = 0x7
717 SCTLR.EE = 0
718
719The warm boot entrypoint may be implemented by using the ARM Trusted Firmware
720``psci_warmboot_entrypoint()`` function. In that case, the platform must fulfil
721the pre-requisites mentioned in the `PSCI Library integration guide`_.
722
723EL3 runtime services framework
724------------------------------
725
726Software executing in the non-secure state and in the secure state at exception
727levels lower than EL3 will request runtime services using the Secure Monitor
728Call (SMC) instruction. These requests will follow the convention described in
729the SMC Calling Convention PDD (`SMCCC`_). The `SMCCC`_ assigns function
730identifiers to each SMC request and describes how arguments are passed and
731returned.
732
733The EL3 runtime services framework enables the development of services by
734different providers that can be easily integrated into final product firmware.
735The following sections describe the framework which facilitates the
736registration, initialization and use of runtime services in EL3 Runtime
737Software (BL31).
738
739The design of the runtime services depends heavily on the concepts and
740definitions described in the `SMCCC`_, in particular SMC Function IDs, Owning
741Entity Numbers (OEN), Fast and Yielding calls, and the SMC32 and SMC64 calling
742conventions. Please refer to that document for more detailed explanation of
743these terms.
744
745The following runtime services are expected to be implemented first. They have
746not all been instantiated in the current implementation.
747
748#. Standard service calls
749
750 This service is for management of the entire system. The Power State
751 Coordination Interface (`PSCI`_) is the first set of standard service calls
752 defined by ARM (see PSCI section later).
753
754#. Secure-EL1 Payload Dispatcher service
755
756 If a system runs a Trusted OS or other Secure-EL1 Payload (SP) then
757 it also requires a *Secure Monitor* at EL3 to switch the EL1 processor
758 context between the normal world (EL1/EL2) and trusted world (Secure-EL1).
759 The Secure Monitor will make these world switches in response to SMCs. The
760 `SMCCC`_ provides for such SMCs with the Trusted OS Call and Trusted
761 Application Call OEN ranges.
762
763 The interface between the EL3 Runtime Software and the Secure-EL1 Payload is
764 not defined by the `SMCCC`_ or any other standard. As a result, each
765 Secure-EL1 Payload requires a specific Secure Monitor that runs as a runtime
766 service - within ARM Trusted Firmware this service is referred to as the
767 Secure-EL1 Payload Dispatcher (SPD).
768
769 ARM Trusted Firmware provides a Test Secure-EL1 Payload (TSP) and its
770 associated Dispatcher (TSPD). Details of SPD design and TSP/TSPD operation
771 are described in the "Secure-EL1 Payloads and Dispatchers" section below.
772
773#. CPU implementation service
774
775 This service will provide an interface to CPU implementation specific
776 services for a given platform e.g. access to processor errata workarounds.
777 This service is currently unimplemented.
778
779Additional services for ARM Architecture, SiP and OEM calls can be implemented.
780Each implemented service handles a range of SMC function identifiers as
781described in the `SMCCC`_.
782
783Registration
784~~~~~~~~~~~~
785
786A runtime service is registered using the ``DECLARE_RT_SVC()`` macro, specifying
787the name of the service, the range of OENs covered, the type of service and
788initialization and call handler functions. This macro instantiates a ``const struct rt_svc_desc`` for the service with these details (see ``runtime_svc.h``).
789This structure is allocated in a special ELF section ``rt_svc_descs``, enabling
790the framework to find all service descriptors included into BL31.
791
792The specific service for a SMC Function is selected based on the OEN and call
793type of the Function ID, and the framework uses that information in the service
794descriptor to identify the handler for the SMC Call.
795
796The service descriptors do not include information to identify the precise set
797of SMC function identifiers supported by this service implementation, the
798security state from which such calls are valid nor the capability to support
79964-bit and/or 32-bit callers (using SMC32 or SMC64). Responding appropriately
800to these aspects of a SMC call is the responsibility of the service
801implementation, the framework is focused on integration of services from
802different providers and minimizing the time taken by the framework before the
803service handler is invoked.
804
805Details of the parameters, requirements and behavior of the initialization and
806call handling functions are provided in the following sections.
807
808Initialization
809~~~~~~~~~~~~~~
810
811``runtime_svc_init()`` in ``runtime_svc.c`` initializes the runtime services
812framework running on the primary CPU during cold boot as part of the BL31
813initialization. This happens prior to initializing a Trusted OS and running
814Normal world boot firmware that might in turn use these services.
815Initialization involves validating each of the declared runtime service
816descriptors, calling the service initialization function and populating the
817index used for runtime lookup of the service.
818
819The BL31 linker script collects all of the declared service descriptors into a
820single array and defines symbols that allow the framework to locate and traverse
821the array, and determine its size.
822
823The framework does basic validation of each descriptor to halt firmware
824initialization if service declaration errors are detected. The framework does
825not check descriptors for the following error conditions, and may behave in an
826unpredictable manner under such scenarios:
827
828#. Overlapping OEN ranges
829#. Multiple descriptors for the same range of OENs and ``call_type``
830#. Incorrect range of owning entity numbers for a given ``call_type``
831
832Once validated, the service ``init()`` callback is invoked. This function carries
833out any essential EL3 initialization before servicing requests. The ``init()``
834function is only invoked on the primary CPU during cold boot. If the service
835uses per-CPU data this must either be initialized for all CPUs during this call,
836or be done lazily when a CPU first issues an SMC call to that service. If
837``init()`` returns anything other than ``0``, this is treated as an initialization
838error and the service is ignored: this does not cause the firmware to halt.
839
840The OEN and call type fields present in the SMC Function ID cover a total of
841128 distinct services, but in practice a single descriptor can cover a range of
842OENs, e.g. SMCs to call a Trusted OS function. To optimize the lookup of a
843service handler, the framework uses an array of 128 indices that map every
844distinct OEN/call-type combination either to one of the declared services or to
845indicate the service is not handled. This ``rt_svc_descs_indices[]`` array is
846populated for all of the OENs covered by a service after the service ``init()``
847function has reported success. So a service that fails to initialize will never
848have it's ``handle()`` function invoked.
849
850The following figure shows how the ``rt_svc_descs_indices[]`` index maps the SMC
851Function ID call type and OEN onto a specific service handler in the
852``rt_svc_descs[]`` array.
853
854|Image 1|
855
856Handling an SMC
857~~~~~~~~~~~~~~~
858
859When the EL3 runtime services framework receives a Secure Monitor Call, the SMC
860Function ID is passed in W0 from the lower exception level (as per the
861`SMCCC`_). If the calling register width is AArch32, it is invalid to invoke an
862SMC Function which indicates the SMC64 calling convention: such calls are
863ignored and return the Unknown SMC Function Identifier result code ``0xFFFFFFFF``
864in R0/X0.
865
866Bit[31] (fast/yielding call) and bits[29:24] (owning entity number) of the SMC
867Function ID are combined to index into the ``rt_svc_descs_indices[]`` array. The
868resulting value might indicate a service that has no handler, in this case the
869framework will also report an Unknown SMC Function ID. Otherwise, the value is
870used as a further index into the ``rt_svc_descs[]`` array to locate the required
871service and handler.
872
873The service's ``handle()`` callback is provided with five of the SMC parameters
874directly, the others are saved into memory for retrieval (if needed) by the
875handler. The handler is also provided with an opaque ``handle`` for use with the
876supporting library for parameter retrieval, setting return values and context
877manipulation; and with ``flags`` indicating the security state of the caller. The
878framework finally sets up the execution stack for the handler, and invokes the
879services ``handle()`` function.
880
881On return from the handler the result registers are populated in X0-X3 before
882restoring the stack and CPU state and returning from the original SMC.
883
884Power State Coordination Interface
885----------------------------------
886
887TODO: Provide design walkthrough of PSCI implementation.
888
Roberto Vargasd963e3e2017-09-12 10:28:35 +0100889The PSCI v1.1 specification categorizes APIs as optional and mandatory. All the
890mandatory APIs in PSCI v1.1, PSCI v1.0 and in PSCI v0.2 draft specification
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100891`Power State Coordination Interface PDD`_ are implemented. The table lists
Roberto Vargasd963e3e2017-09-12 10:28:35 +0100892the PSCI v1.1 APIs and their support in generic code.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100893
894An API implementation might have a dependency on platform code e.g. CPU\_SUSPEND
895requires the platform to export a part of the implementation. Hence the level
896of support of the mandatory APIs depends upon the support exported by the
897platform port as well. The Juno and FVP (all variants) platforms export all the
898required support.
899
900+-----------------------------+-------------+-------------------------------+
Roberto Vargasd963e3e2017-09-12 10:28:35 +0100901| PSCI v1.1 API | Supported | Comments |
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100902+=============================+=============+===============================+
Roberto Vargasd963e3e2017-09-12 10:28:35 +0100903| ``PSCI_VERSION`` | Yes | The version returned is 1.1 |
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100904+-----------------------------+-------------+-------------------------------+
905| ``CPU_SUSPEND`` | Yes\* | |
906+-----------------------------+-------------+-------------------------------+
907| ``CPU_OFF`` | Yes\* | |
908+-----------------------------+-------------+-------------------------------+
909| ``CPU_ON`` | Yes\* | |
910+-----------------------------+-------------+-------------------------------+
911| ``AFFINITY_INFO`` | Yes | |
912+-----------------------------+-------------+-------------------------------+
913| ``MIGRATE`` | Yes\*\* | |
914+-----------------------------+-------------+-------------------------------+
915| ``MIGRATE_INFO_TYPE`` | Yes\*\* | |
916+-----------------------------+-------------+-------------------------------+
917| ``MIGRATE_INFO_CPU`` | Yes\*\* | |
918+-----------------------------+-------------+-------------------------------+
919| ``SYSTEM_OFF`` | Yes\* | |
920+-----------------------------+-------------+-------------------------------+
921| ``SYSTEM_RESET`` | Yes\* | |
922+-----------------------------+-------------+-------------------------------+
923| ``PSCI_FEATURES`` | Yes | |
924+-----------------------------+-------------+-------------------------------+
925| ``CPU_FREEZE`` | No | |
926+-----------------------------+-------------+-------------------------------+
927| ``CPU_DEFAULT_SUSPEND`` | No | |
928+-----------------------------+-------------+-------------------------------+
929| ``NODE_HW_STATE`` | Yes\* | |
930+-----------------------------+-------------+-------------------------------+
931| ``SYSTEM_SUSPEND`` | Yes\* | |
932+-----------------------------+-------------+-------------------------------+
933| ``PSCI_SET_SUSPEND_MODE`` | No | |
934+-----------------------------+-------------+-------------------------------+
935| ``PSCI_STAT_RESIDENCY`` | Yes\* | |
936+-----------------------------+-------------+-------------------------------+
937| ``PSCI_STAT_COUNT`` | Yes\* | |
938+-----------------------------+-------------+-------------------------------+
Roberto Vargasd963e3e2017-09-12 10:28:35 +0100939| ``SYSTEM_RESET2`` | Yes\* | |
940+-----------------------------+-------------+-------------------------------+
941| ``MEM_PROTECT`` | Yes\* | |
942+-----------------------------+-------------+-------------------------------+
943| ``MEM_PROTECT_CHECK_RANGE`` | Yes\* | |
944+-----------------------------+-------------+-------------------------------+
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100945
946\*Note : These PSCI APIs require platform power management hooks to be
947registered with the generic PSCI code to be supported.
948
949\*\*Note : These PSCI APIs require appropriate Secure Payload Dispatcher
950hooks to be registered with the generic PSCI code to be supported.
951
952The PSCI implementation in ARM Trusted Firmware is a library which can be
953integrated with AArch64 or AArch32 EL3 Runtime Software for ARMv8-A systems.
954A guide to integrating PSCI library with AArch32 EL3 Runtime Software
955can be found `here`_.
956
957Secure-EL1 Payloads and Dispatchers
958-----------------------------------
959
960On a production system that includes a Trusted OS running in Secure-EL1/EL0,
961the Trusted OS is coupled with a companion runtime service in the BL31
962firmware. This service is responsible for the initialisation of the Trusted
963OS and all communications with it. The Trusted OS is the BL32 stage of the
964boot flow in ARM Trusted Firmware. The firmware will attempt to locate, load
965and execute a BL32 image.
966
967ARM Trusted Firmware uses a more general term for the BL32 software that runs
968at Secure-EL1 - the *Secure-EL1 Payload* - as it is not always a Trusted OS.
969
970The ARM Trusted Firmware provides a Test Secure-EL1 Payload (TSP) and a Test
971Secure-EL1 Payload Dispatcher (TSPD) service as an example of how a Trusted OS
972is supported on a production system using the Runtime Services Framework. On
973such a system, the Test BL32 image and service are replaced by the Trusted OS
974and its dispatcher service. The ARM Trusted Firmware build system expects that
975the dispatcher will define the build flag ``NEED_BL32`` to enable it to include
976the BL32 in the build either as a binary or to compile from source depending
977on whether the ``BL32`` build option is specified or not.
978
979The TSP runs in Secure-EL1. It is designed to demonstrate synchronous
980communication with the normal-world software running in EL1/EL2. Communication
981is initiated by the normal-world software
982
983- either directly through a Fast SMC (as defined in the `SMCCC`_)
984
985- or indirectly through a `PSCI`_ SMC. The `PSCI`_ implementation in turn
986 informs the TSPD about the requested power management operation. This allows
987 the TSP to prepare for or respond to the power state change
988
989The TSPD service is responsible for.
990
991- Initializing the TSP
992
993- Routing requests and responses between the secure and the non-secure
994 states during the two types of communications just described
995
996Initializing a BL32 Image
997~~~~~~~~~~~~~~~~~~~~~~~~~
998
999The Secure-EL1 Payload Dispatcher (SPD) service is responsible for initializing
1000the BL32 image. It needs access to the information passed by BL2 to BL31 to do
1001so. This is provided by:
1002
1003.. code:: c
1004
1005 entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t);
1006
1007which returns a reference to the ``entry_point_info`` structure corresponding to
1008the image which will be run in the specified security state. The SPD uses this
1009API to get entry point information for the SECURE image, BL32.
1010
1011In the absence of a BL32 image, BL31 passes control to the normal world
1012bootloader image (BL33). When the BL32 image is present, it is typical
1013that the SPD wants control to be passed to BL32 first and then later to BL33.
1014
1015To do this the SPD has to register a BL32 initialization function during
1016initialization of the SPD service. The BL32 initialization function has this
1017prototype:
1018
1019.. code:: c
1020
1021 int32_t init(void);
1022
1023and is registered using the ``bl31_register_bl32_init()`` function.
1024
1025Trusted Firmware supports two approaches for the SPD to pass control to BL32
1026before returning through EL3 and running the non-trusted firmware (BL33):
1027
1028#. In the BL32 setup function, use ``bl31_set_next_image_type()`` to
1029 request that the exit from ``bl31_main()`` is to the BL32 entrypoint in
1030 Secure-EL1. BL31 will exit to BL32 using the asynchronous method by
1031 calling ``bl31_prepare_next_image_entry()`` and ``el3_exit()``.
1032
1033 When the BL32 has completed initialization at Secure-EL1, it returns to
1034 BL31 by issuing an SMC, using a Function ID allocated to the SPD. On
1035 receipt of this SMC, the SPD service handler should switch the CPU context
1036 from trusted to normal world and use the ``bl31_set_next_image_type()`` and
1037 ``bl31_prepare_next_image_entry()`` functions to set up the initial return to
1038 the normal world firmware BL33. On return from the handler the framework
1039 will exit to EL2 and run BL33.
1040
1041#. The BL32 setup function registers an initialization function using
1042 ``bl31_register_bl32_init()`` which provides a SPD-defined mechanism to
1043 invoke a 'world-switch synchronous call' to Secure-EL1 to run the BL32
1044 entrypoint.
1045 NOTE: The Test SPD service included with the Trusted Firmware provides one
1046 implementation of such a mechanism.
1047
1048 On completion BL32 returns control to BL31 via a SMC, and on receipt the
1049 SPD service handler invokes the synchronous call return mechanism to return
1050 to the BL32 initialization function. On return from this function,
1051 ``bl31_main()`` will set up the return to the normal world firmware BL33 and
1052 continue the boot process in the normal world.
1053
Jeenu Viswambharanb60420a2017-08-24 15:43:44 +01001054Crash Reporting in BL31
1055-----------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001056
1057BL31 implements a scheme for reporting the processor state when an unhandled
1058exception is encountered. The reporting mechanism attempts to preserve all the
1059register contents and report it via a dedicated UART (PL011 console). BL31
1060reports the general purpose, EL3, Secure EL1 and some EL2 state registers.
1061
1062A dedicated per-CPU crash stack is maintained by BL31 and this is retrieved via
1063the per-CPU pointer cache. The implementation attempts to minimise the memory
1064required for this feature. The file ``crash_reporting.S`` contains the
1065implementation for crash reporting.
1066
1067The sample crash output is shown below.
1068
1069::
1070
1071 x0 :0x000000004F00007C
1072 x1 :0x0000000007FFFFFF
1073 x2 :0x0000000004014D50
1074 x3 :0x0000000000000000
1075 x4 :0x0000000088007998
1076 x5 :0x00000000001343AC
1077 x6 :0x0000000000000016
1078 x7 :0x00000000000B8A38
1079 x8 :0x00000000001343AC
1080 x9 :0x00000000000101A8
1081 x10 :0x0000000000000002
1082 x11 :0x000000000000011C
1083 x12 :0x00000000FEFDC644
1084 x13 :0x00000000FED93FFC
1085 x14 :0x0000000000247950
1086 x15 :0x00000000000007A2
1087 x16 :0x00000000000007A4
1088 x17 :0x0000000000247950
1089 x18 :0x0000000000000000
1090 x19 :0x00000000FFFFFFFF
1091 x20 :0x0000000004014D50
1092 x21 :0x000000000400A38C
1093 x22 :0x0000000000247950
1094 x23 :0x0000000000000010
1095 x24 :0x0000000000000024
1096 x25 :0x00000000FEFDC868
1097 x26 :0x00000000FEFDC86A
1098 x27 :0x00000000019EDEDC
1099 x28 :0x000000000A7CFDAA
1100 x29 :0x0000000004010780
1101 x30 :0x000000000400F004
1102 scr_el3 :0x0000000000000D3D
1103 sctlr_el3 :0x0000000000C8181F
1104 cptr_el3 :0x0000000000000000
1105 tcr_el3 :0x0000000080803520
1106 daif :0x00000000000003C0
1107 mair_el3 :0x00000000000004FF
1108 spsr_el3 :0x00000000800003CC
1109 elr_el3 :0x000000000400C0CC
1110 ttbr0_el3 :0x00000000040172A0
1111 esr_el3 :0x0000000096000210
1112 sp_el3 :0x0000000004014D50
1113 far_el3 :0x000000004F00007C
1114 spsr_el1 :0x0000000000000000
1115 elr_el1 :0x0000000000000000
1116 spsr_abt :0x0000000000000000
1117 spsr_und :0x0000000000000000
1118 spsr_irq :0x0000000000000000
1119 spsr_fiq :0x0000000000000000
1120 sctlr_el1 :0x0000000030C81807
1121 actlr_el1 :0x0000000000000000
1122 cpacr_el1 :0x0000000000300000
1123 csselr_el1 :0x0000000000000002
1124 sp_el1 :0x0000000004028800
1125 esr_el1 :0x0000000000000000
1126 ttbr0_el1 :0x000000000402C200
1127 ttbr1_el1 :0x0000000000000000
1128 mair_el1 :0x00000000000004FF
1129 amair_el1 :0x0000000000000000
1130 tcr_el1 :0x0000000000003520
1131 tpidr_el1 :0x0000000000000000
1132 tpidr_el0 :0x0000000000000000
1133 tpidrro_el0 :0x0000000000000000
1134 dacr32_el2 :0x0000000000000000
1135 ifsr32_el2 :0x0000000000000000
1136 par_el1 :0x0000000000000000
1137 far_el1 :0x0000000000000000
1138 afsr0_el1 :0x0000000000000000
1139 afsr1_el1 :0x0000000000000000
1140 contextidr_el1 :0x0000000000000000
1141 vbar_el1 :0x0000000004027000
1142 cntp_ctl_el0 :0x0000000000000000
1143 cntp_cval_el0 :0x0000000000000000
1144 cntv_ctl_el0 :0x0000000000000000
1145 cntv_cval_el0 :0x0000000000000000
1146 cntkctl_el1 :0x0000000000000000
1147 fpexc32_el2 :0x0000000004000700
1148 sp_el0 :0x0000000004010780
1149
1150Guidelines for Reset Handlers
1151-----------------------------
1152
1153Trusted Firmware implements a framework that allows CPU and platform ports to
1154perform actions very early after a CPU is released from reset in both the cold
1155and warm boot paths. This is done by calling the ``reset_handler()`` function in
1156both the BL1 and BL31 images. It in turn calls the platform and CPU specific
1157reset handling functions.
1158
1159Details for implementing a CPU specific reset handler can be found in
1160Section 8. Details for implementing a platform specific reset handler can be
1161found in the `Porting Guide`_ (see the ``plat_reset_handler()`` function).
1162
1163When adding functionality to a reset handler, keep in mind that if a different
1164reset handling behavior is required between the first and the subsequent
1165invocations of the reset handling code, this should be detected at runtime.
1166In other words, the reset handler should be able to detect whether an action has
1167already been performed and act as appropriate. Possible courses of actions are,
1168e.g. skip the action the second time, or undo/redo it.
1169
1170CPU specific operations framework
1171---------------------------------
1172
1173Certain aspects of the ARMv8 architecture are implementation defined,
1174that is, certain behaviours are not architecturally defined, but must be defined
1175and documented by individual processor implementations. The ARM Trusted
1176Firmware implements a framework which categorises the common implementation
1177defined behaviours and allows a processor to export its implementation of that
1178behaviour. The categories are:
1179
1180#. Processor specific reset sequence.
1181
1182#. Processor specific power down sequences.
1183
1184#. Processor specific register dumping as a part of crash reporting.
1185
1186#. Errata status reporting.
1187
1188Each of the above categories fulfils a different requirement.
1189
1190#. allows any processor specific initialization before the caches and MMU
1191 are turned on, like implementation of errata workarounds, entry into
1192 the intra-cluster coherency domain etc.
1193
1194#. allows each processor to implement the power down sequence mandated in
1195 its Technical Reference Manual (TRM).
1196
1197#. allows a processor to provide additional information to the developer
1198 in the event of a crash, for example Cortex-A53 has registers which
1199 can expose the data cache contents.
1200
1201#. allows a processor to define a function that inspects and reports the status
1202 of all errata workarounds on that processor.
1203
1204Please note that only 2. is mandated by the TRM.
1205
1206The CPU specific operations framework scales to accommodate a large number of
1207different CPUs during power down and reset handling. The platform can specify
1208any CPU optimization it wants to enable for each CPU. It can also specify
1209the CPU errata workarounds to be applied for each CPU type during reset
1210handling by defining CPU errata compile time macros. Details on these macros
1211can be found in the `cpu-specific-build-macros.rst`_ file.
1212
1213The CPU specific operations framework depends on the ``cpu_ops`` structure which
1214needs to be exported for each type of CPU in the platform. It is defined in
1215``include/lib/cpus/aarch64/cpu_macros.S`` and has the following fields : ``midr``,
1216``reset_func()``, ``cpu_pwr_down_ops`` (array of power down functions) and
1217``cpu_reg_dump()``.
1218
1219The CPU specific files in ``lib/cpus`` export a ``cpu_ops`` data structure with
1220suitable handlers for that CPU. For example, ``lib/cpus/aarch64/cortex_a53.S``
1221exports the ``cpu_ops`` for Cortex-A53 CPU. According to the platform
1222configuration, these CPU specific files must be included in the build by
1223the platform makefile. The generic CPU specific operations framework code exists
1224in ``lib/cpus/aarch64/cpu_helpers.S``.
1225
1226CPU specific Reset Handling
1227~~~~~~~~~~~~~~~~~~~~~~~~~~~
1228
1229After a reset, the state of the CPU when it calls generic reset handler is:
1230MMU turned off, both instruction and data caches turned off and not part
1231of any coherency domain.
1232
1233The BL entrypoint code first invokes the ``plat_reset_handler()`` to allow
1234the platform to perform any system initialization required and any system
1235errata workarounds that needs to be applied. The ``get_cpu_ops_ptr()`` reads
1236the current CPU midr, finds the matching ``cpu_ops`` entry in the ``cpu_ops``
1237array and returns it. Note that only the part number and implementer fields
1238in midr are used to find the matching ``cpu_ops`` entry. The ``reset_func()`` in
1239the returned ``cpu_ops`` is then invoked which executes the required reset
1240handling for that CPU and also any errata workarounds enabled by the platform.
1241This function must preserve the values of general purpose registers x20 to x29.
1242
1243Refer to Section "Guidelines for Reset Handlers" for general guidelines
1244regarding placement of code in a reset handler.
1245
1246CPU specific power down sequence
1247~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1248
1249During the BL31 initialization sequence, the pointer to the matching ``cpu_ops``
1250entry is stored in per-CPU data by ``init_cpu_ops()`` so that it can be quickly
1251retrieved during power down sequences.
1252
1253Various CPU drivers register handlers to perform power down at certain power
1254levels for that specific CPU. The PSCI service, upon receiving a power down
1255request, determines the highest power level at which to execute power down
1256sequence for a particular CPU. It uses the ``prepare_cpu_pwr_dwn()`` function to
1257pick the right power down handler for the requested level. The function
1258retrieves ``cpu_ops`` pointer member of per-CPU data, and from that, further
1259retrieves ``cpu_pwr_down_ops`` array, and indexes into the required level. If the
1260requested power level is higher than what a CPU driver supports, the handler
1261registered for highest level is invoked.
1262
1263At runtime the platform hooks for power down are invoked by the PSCI service to
1264perform platform specific operations during a power down sequence, for example
1265turning off CCI coherency during a cluster power down.
1266
1267CPU specific register reporting during crash
1268~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1269
1270If the crash reporting is enabled in BL31, when a crash occurs, the crash
1271reporting framework calls ``do_cpu_reg_dump`` which retrieves the matching
1272``cpu_ops`` using ``get_cpu_ops_ptr()`` function. The ``cpu_reg_dump()`` in
1273``cpu_ops`` is invoked, which then returns the CPU specific register values to
1274be reported and a pointer to the ASCII list of register names in a format
1275expected by the crash reporting framework.
1276
1277CPU errata status reporting
1278~~~~~~~~~~~~~~~~~~~~~~~~~~~
1279
1280Errata workarounds for CPUs supported in ARM Trusted Firmware are applied during
1281both cold and warm boots, shortly after reset. Individual Errata workarounds are
1282enabled as build options. Some errata workarounds have potential run-time
1283implications; therefore some are enabled by default, others not. Platform ports
1284shall override build options to enable or disable errata as appropriate. The CPU
1285drivers take care of applying errata workarounds that are enabled and applicable
1286to a given CPU. Refer to the section titled *CPU Errata Workarounds* in `CPUBM`_
1287for more information.
1288
1289Functions in CPU drivers that apply errata workaround must follow the
1290conventions listed below.
1291
1292The errata workaround must be authored as two separate functions:
1293
1294- One that checks for errata. This function must determine whether that errata
1295 applies to the current CPU. Typically this involves matching the current
1296 CPUs revision and variant against a value that's known to be affected by the
1297 errata. If the function determines that the errata applies to this CPU, it
1298 must return ``ERRATA_APPLIES``; otherwise, it must return
1299 ``ERRATA_NOT_APPLIES``. The utility functions ``cpu_get_rev_var`` and
1300 ``cpu_rev_var_ls`` functions may come in handy for this purpose.
1301
1302For an errata identified as ``E``, the check function must be named
1303``check_errata_E``.
1304
1305This function will be invoked at different times, both from assembly and from
1306C run time. Therefore it must follow AAPCS, and must not use stack.
1307
1308- Another one that applies the errata workaround. This function would call the
1309 check function described above, and applies errata workaround if required.
1310
1311CPU drivers that apply errata workaround can optionally implement an assembly
1312function that report the status of errata workarounds pertaining to that CPU.
1313For a driver that registers the CPU, for example, ``cpux`` via. ``declare_cpu_ops``
1314macro, the errata reporting function, if it exists, must be named
1315``cpux_errata_report``. This function will always be called with MMU enabled; it
1316must follow AAPCS and may use stack.
1317
1318In a debug build of ARM Trusted Firmware, on a CPU that comes out of reset, both
1319BL1 and the run time firmware (BL31 in AArch64, and BL32 in AArch32) will invoke
1320errata status reporting function, if one exists, for that type of CPU.
1321
1322To report the status of each errata workaround, the function shall use the
1323assembler macro ``report_errata``, passing it:
1324
1325- The build option that enables the errata;
1326
1327- The name of the CPU: this must be the same identifier that CPU driver
1328 registered itself with, using ``declare_cpu_ops``;
1329
1330- And the errata identifier: the identifier must match what's used in the
1331 errata's check function described above.
1332
1333The errata status reporting function will be called once per CPU type/errata
1334combination during the software's active life time.
1335
1336It's expected that whenever an errata workaround is submitted to ARM Trusted
1337Firmware, the errata reporting function is appropriately extended to report its
1338status as well.
1339
1340Reporting the status of errata workaround is for informational purpose only; it
1341has no functional significance.
1342
1343Memory layout of BL images
1344--------------------------
1345
1346Each bootloader image can be divided in 2 parts:
1347
1348- the static contents of the image. These are data actually stored in the
1349 binary on the disk. In the ELF terminology, they are called ``PROGBITS``
1350 sections;
1351
1352- the run-time contents of the image. These are data that don't occupy any
1353 space in the binary on the disk. The ELF binary just contains some
1354 metadata indicating where these data will be stored at run-time and the
1355 corresponding sections need to be allocated and initialized at run-time.
1356 In the ELF terminology, they are called ``NOBITS`` sections.
1357
1358All PROGBITS sections are grouped together at the beginning of the image,
1359followed by all NOBITS sections. This is true for all Trusted Firmware images
1360and it is governed by the linker scripts. This ensures that the raw binary
1361images are as small as possible. If a NOBITS section was inserted in between
1362PROGBITS sections then the resulting binary file would contain zero bytes in
1363place of this NOBITS section, making the image unnecessarily bigger. Smaller
1364images allow faster loading from the FIP to the main memory.
1365
1366Linker scripts and symbols
1367~~~~~~~~~~~~~~~~~~~~~~~~~~
1368
1369Each bootloader stage image layout is described by its own linker script. The
1370linker scripts export some symbols into the program symbol table. Their values
1371correspond to particular addresses. The trusted firmware code can refer to these
1372symbols to figure out the image memory layout.
1373
1374Linker symbols follow the following naming convention in the trusted firmware.
1375
1376- ``__<SECTION>_START__``
1377
1378 Start address of a given section named ``<SECTION>``.
1379
1380- ``__<SECTION>_END__``
1381
1382 End address of a given section named ``<SECTION>``. If there is an alignment
1383 constraint on the section's end address then ``__<SECTION>_END__`` corresponds
1384 to the end address of the section's actual contents, rounded up to the right
1385 boundary. Refer to the value of ``__<SECTION>_UNALIGNED_END__`` to know the
1386 actual end address of the section's contents.
1387
1388- ``__<SECTION>_UNALIGNED_END__``
1389
1390 End address of a given section named ``<SECTION>`` without any padding or
1391 rounding up due to some alignment constraint.
1392
1393- ``__<SECTION>_SIZE__``
1394
1395 Size (in bytes) of a given section named ``<SECTION>``. If there is an
1396 alignment constraint on the section's end address then ``__<SECTION>_SIZE__``
1397 corresponds to the size of the section's actual contents, rounded up to the
1398 right boundary. In other words, ``__<SECTION>_SIZE__ = __<SECTION>_END__ - _<SECTION>_START__``. Refer to the value of ``__<SECTION>_UNALIGNED_SIZE__``
1399 to know the actual size of the section's contents.
1400
1401- ``__<SECTION>_UNALIGNED_SIZE__``
1402
1403 Size (in bytes) of a given section named ``<SECTION>`` without any padding or
1404 rounding up due to some alignment constraint. In other words,
1405 ``__<SECTION>_UNALIGNED_SIZE__ = __<SECTION>_UNALIGNED_END__ - __<SECTION>_START__``.
1406
1407Some of the linker symbols are mandatory as the trusted firmware code relies on
1408them to be defined. They are listed in the following subsections. Some of them
1409must be provided for each bootloader stage and some are specific to a given
1410bootloader stage.
1411
1412The linker scripts define some extra, optional symbols. They are not actually
1413used by any code but they help in understanding the bootloader images' memory
1414layout as they are easy to spot in the link map files.
1415
1416Common linker symbols
1417^^^^^^^^^^^^^^^^^^^^^
1418
1419All BL images share the following requirements:
1420
1421- The BSS section must be zero-initialised before executing any C code.
1422- The coherent memory section (if enabled) must be zero-initialised as well.
1423- The MMU setup code needs to know the extents of the coherent and read-only
1424 memory regions to set the right memory attributes. When
1425 ``SEPARATE_CODE_AND_RODATA=1``, it needs to know more specifically how the
1426 read-only memory region is divided between code and data.
1427
1428The following linker symbols are defined for this purpose:
1429
1430- ``__BSS_START__``
1431- ``__BSS_SIZE__``
1432- ``__COHERENT_RAM_START__`` Must be aligned on a page-size boundary.
1433- ``__COHERENT_RAM_END__`` Must be aligned on a page-size boundary.
1434- ``__COHERENT_RAM_UNALIGNED_SIZE__``
1435- ``__RO_START__``
1436- ``__RO_END__``
1437- ``__TEXT_START__``
1438- ``__TEXT_END__``
1439- ``__RODATA_START__``
1440- ``__RODATA_END__``
1441
1442BL1's linker symbols
1443^^^^^^^^^^^^^^^^^^^^
1444
1445BL1 being the ROM image, it has additional requirements. BL1 resides in ROM and
1446it is entirely executed in place but it needs some read-write memory for its
1447mutable data. Its ``.data`` section (i.e. its allocated read-write data) must be
1448relocated from ROM to RAM before executing any C code.
1449
1450The following additional linker symbols are defined for BL1:
1451
1452- ``__BL1_ROM_END__`` End address of BL1's ROM contents, covering its code
1453 and ``.data`` section in ROM.
1454- ``__DATA_ROM_START__`` Start address of the ``.data`` section in ROM. Must be
1455 aligned on a 16-byte boundary.
1456- ``__DATA_RAM_START__`` Address in RAM where the ``.data`` section should be
1457 copied over. Must be aligned on a 16-byte boundary.
1458- ``__DATA_SIZE__`` Size of the ``.data`` section (in ROM or RAM).
1459- ``__BL1_RAM_START__`` Start address of BL1 read-write data.
1460- ``__BL1_RAM_END__`` End address of BL1 read-write data.
1461
1462How to choose the right base addresses for each bootloader stage image
1463~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1464
1465There is currently no support for dynamic image loading in the Trusted Firmware.
1466This means that all bootloader images need to be linked against their ultimate
1467runtime locations and the base addresses of each image must be chosen carefully
1468such that images don't overlap each other in an undesired way. As the code
1469grows, the base addresses might need adjustments to cope with the new memory
1470layout.
1471
1472The memory layout is completely specific to the platform and so there is no
1473general recipe for choosing the right base addresses for each bootloader image.
1474However, there are tools to aid in understanding the memory layout. These are
1475the link map files: ``build/<platform>/<build-type>/bl<x>/bl<x>.map``, with ``<x>``
1476being the stage bootloader. They provide a detailed view of the memory usage of
1477each image. Among other useful information, they provide the end address of
1478each image.
1479
1480- ``bl1.map`` link map file provides ``__BL1_RAM_END__`` address.
1481- ``bl2.map`` link map file provides ``__BL2_END__`` address.
1482- ``bl31.map`` link map file provides ``__BL31_END__`` address.
1483- ``bl32.map`` link map file provides ``__BL32_END__`` address.
1484
1485For each bootloader image, the platform code must provide its start address
1486as well as a limit address that it must not overstep. The latter is used in the
1487linker scripts to check that the image doesn't grow past that address. If that
1488happens, the linker will issue a message similar to the following:
1489
1490::
1491
1492 aarch64-none-elf-ld: BLx has exceeded its limit.
1493
1494Additionally, if the platform memory layout implies some image overlaying like
1495on FVP, BL31 and TSP need to know the limit address that their PROGBITS
1496sections must not overstep. The platform code must provide those.
1497
1498When LOAD\_IMAGE\_V2 is disabled, Trusted Firmware provides a mechanism to
1499verify at boot time that the memory to load a new image is free to prevent
1500overwriting a previously loaded image. For this mechanism to work, the platform
1501must specify the memory available in the system as regions, where each region
1502consists of base address, total size and the free area within it (as defined
1503in the ``meminfo_t`` structure). Trusted Firmware retrieves these memory regions
1504by calling the corresponding platform API:
1505
1506- ``meminfo_t *bl1_plat_sec_mem_layout(void)``
1507- ``meminfo_t *bl2_plat_sec_mem_layout(void)``
1508- ``void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)``
1509- ``void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)``
1510- ``void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)``
1511
1512For example, in the case of BL1 loading BL2, ``bl1_plat_sec_mem_layout()`` will
1513return the region defined by the platform where BL1 intends to load BL2. The
1514``load_image()`` function will check that the memory where BL2 will be loaded is
1515within the specified region and marked as free.
1516
1517The actual number of regions and their base addresses and sizes is platform
1518specific. The platform may return the same region or define a different one for
1519each API. However, the overlap verification mechanism applies only to a single
1520region. Hence, it is the platform responsibility to guarantee that different
1521regions do not overlap, or that if they do, the overlapping images are not
1522accessed at the same time. This could be used, for example, to load temporary
1523images (e.g. certificates) or firmware images prior to being transfered to its
1524corresponding processor (e.g. the SCP BL2 image).
1525
1526To reduce fragmentation and simplify the tracking of free memory, all the free
1527memory within a region is always located in one single buffer defined by its
1528base address and size. Trusted Firmware implements a top/bottom load approach:
1529after a new image is loaded, it checks how much memory remains free above and
1530below the image. The smallest area is marked as unavailable, while the larger
1531area becomes the new free memory buffer. Platforms should take this behaviour
1532into account when defining the base address for each of the images. For example,
1533if an image is loaded near the middle of the region, small changes in image size
1534could cause a flip between a top load and a bottom load, which may result in an
1535unexpected memory layout.
1536
1537The following diagram is an example of an image loaded in the bottom part of
1538the memory region. The region is initially free (nothing has been loaded yet):
1539
1540::
1541
1542 Memory region
1543 +----------+
1544 | |
1545 | | <<<<<<<<<<<<< Free
1546 | |
1547 |----------| +------------+
1548 | image | <<<<<<<<<<<<< | image |
1549 |----------| +------------+
1550 | xxxxxxxx | <<<<<<<<<<<<< Marked as unavailable
1551 +----------+
1552
1553And the following diagram is an example of an image loaded in the top part:
1554
1555::
1556
1557 Memory region
1558 +----------+
1559 | xxxxxxxx | <<<<<<<<<<<<< Marked as unavailable
1560 |----------| +------------+
1561 | image | <<<<<<<<<<<<< | image |
1562 |----------| +------------+
1563 | |
1564 | | <<<<<<<<<<<<< Free
1565 | |
1566 +----------+
1567
1568When LOAD\_IMAGE\_V2 is enabled, Trusted Firmware does not provide any mechanism
1569to verify at boot time that the memory to load a new image is free to prevent
1570overwriting a previously loaded image. The platform must specify the memory
1571available in the system for all the relevant BL images to be loaded.
1572
1573For example, in the case of BL1 loading BL2, ``bl1_plat_sec_mem_layout()`` will
1574return the region defined by the platform where BL1 intends to load BL2. The
1575``load_image()`` function performs bounds check for the image size based on the
1576base and maximum image size provided by the platforms. Platforms must take
1577this behaviour into account when defining the base/size for each of the images.
1578
1579Memory layout on ARM development platforms
1580^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1581
1582The following list describes the memory layout on the ARM development platforms:
1583
1584- A 4KB page of shared memory is used for communication between Trusted
1585 Firmware and the platform's power controller. This is located at the base of
1586 Trusted SRAM. The amount of Trusted SRAM available to load the bootloader
1587 images is reduced by the size of the shared memory.
1588
1589 The shared memory is used to store the CPUs' entrypoint mailbox. On Juno,
1590 this is also used for the MHU payload when passing messages to and from the
1591 SCP.
1592
1593- On FVP, BL1 is originally sitting in the Trusted ROM at address ``0x0``. On
1594 Juno, BL1 resides in flash memory at address ``0x0BEC0000``. BL1 read-write
1595 data are relocated to the top of Trusted SRAM at runtime.
1596
1597- EL3 Runtime Software, BL31 for AArch64 and BL32 for AArch32 (e.g. SP\_MIN),
1598 is loaded at the top of the Trusted SRAM, such that its NOBITS sections will
1599 overwrite BL1 R/W data. This implies that BL1 global variables remain valid
1600 only until execution reaches the EL3 Runtime Software entry point during a
1601 cold boot.
1602
1603- BL2 is loaded below EL3 Runtime Software.
1604
1605- On Juno, SCP\_BL2 is loaded temporarily into the EL3 Runtime Software memory
1606 region and transfered to the SCP before being overwritten by EL3 Runtime
1607 Software.
1608
1609- BL32 (for AArch64) can be loaded in one of the following locations:
1610
1611 - Trusted SRAM
1612 - Trusted DRAM (FVP only)
1613 - Secure region of DRAM (top 16MB of DRAM configured by the TrustZone
1614 controller)
1615
1616 When BL32 (for AArch64) is loaded into Trusted SRAM, its NOBITS sections
1617 are allowed to overlay BL2. This memory layout is designed to give the
1618 BL32 image as much memory as possible when it is loaded into Trusted SRAM.
1619
1620When LOAD\_IMAGE\_V2 is disabled the memory regions for the overlap detection
1621mechanism at boot time are defined as follows (shown per API):
1622
1623- ``meminfo_t *bl1_plat_sec_mem_layout(void)``
1624
1625 This region corresponds to the whole Trusted SRAM except for the shared
1626 memory at the base. This region is initially free. At boot time, BL1 will
1627 mark the BL1(rw) section within this region as occupied. The BL1(rw) section
1628 is placed at the top of Trusted SRAM.
1629
1630- ``meminfo_t *bl2_plat_sec_mem_layout(void)``
1631
1632 This region corresponds to the whole Trusted SRAM as defined by
1633 ``bl1_plat_sec_mem_layout()``, but with the BL1(rw) section marked as
1634 occupied. This memory region is used to check that BL2 and BL31 do not
1635 overlap with each other. BL2\_BASE and BL1\_RW\_BASE are carefully chosen so
1636 that the memory for BL31 is top loaded above BL2.
1637
1638- ``void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)``
1639
1640 This region is an exact copy of the region defined by
1641 ``bl2_plat_sec_mem_layout()``. Being a disconnected copy means that all the
1642 changes made to this region by the Trusted Firmware will not be propagated.
1643 This approach is valid because the SCP BL2 image is loaded temporarily
1644 while it is being transferred to the SCP, so this memory is reused
1645 afterwards.
1646
1647- ``void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)``
1648
1649 This region depends on the location of the BL32 image. Currently, ARM
1650 platforms support three different locations (detailed below): Trusted SRAM,
1651 Trusted DRAM and the TZC-Secured DRAM.
1652
1653- ``void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)``
1654
1655 This region corresponds to the Non-Secure DDR-DRAM, excluding the
1656 TZC-Secured area.
1657
1658The location of the BL32 image will result in different memory maps. This is
1659illustrated for both FVP and Juno in the following diagrams, using the TSP as
1660an example.
1661
1662Note: Loading the BL32 image in TZC secured DRAM doesn't change the memory
1663layout of the other images in Trusted SRAM.
1664
1665**FVP with TSP in Trusted SRAM (default option):**
1666(These diagrams only cover the AArch64 case)
1667
1668::
1669
1670 Trusted SRAM
1671 0x04040000 +----------+ loaded by BL2 ------------------
1672 | BL1 (rw) | <<<<<<<<<<<<< | BL31 NOBITS |
1673 |----------| <<<<<<<<<<<<< |----------------|
1674 | | <<<<<<<<<<<<< | BL31 PROGBITS |
1675 |----------| ------------------
1676 | BL2 | <<<<<<<<<<<<< | BL32 NOBITS |
1677 |----------| <<<<<<<<<<<<< |----------------|
1678 | | <<<<<<<<<<<<< | BL32 PROGBITS |
1679 0x04001000 +----------+ ------------------
1680 | Shared |
1681 0x04000000 +----------+
1682
1683 Trusted ROM
1684 0x04000000 +----------+
1685 | BL1 (ro) |
1686 0x00000000 +----------+
1687
1688**FVP with TSP in Trusted DRAM:**
1689
1690::
1691
1692 Trusted DRAM
1693 0x08000000 +----------+
1694 | BL32 |
1695 0x06000000 +----------+
1696
1697 Trusted SRAM
1698 0x04040000 +----------+ loaded by BL2 ------------------
1699 | BL1 (rw) | <<<<<<<<<<<<< | BL31 NOBITS |
1700 |----------| <<<<<<<<<<<<< |----------------|
1701 | | <<<<<<<<<<<<< | BL31 PROGBITS |
1702 |----------| ------------------
1703 | BL2 |
1704 |----------|
1705 | |
1706 0x04001000 +----------+
1707 | Shared |
1708 0x04000000 +----------+
1709
1710 Trusted ROM
1711 0x04000000 +----------+
1712 | BL1 (ro) |
1713 0x00000000 +----------+
1714
1715**FVP with TSP in TZC-Secured DRAM:**
1716
1717::
1718
1719 DRAM
1720 0xffffffff +----------+
1721 | BL32 | (secure)
1722 0xff000000 +----------+
1723 | |
1724 : : (non-secure)
1725 | |
1726 0x80000000 +----------+
1727
1728 Trusted SRAM
1729 0x04040000 +----------+ loaded by BL2 ------------------
1730 | BL1 (rw) | <<<<<<<<<<<<< | BL31 NOBITS |
1731 |----------| <<<<<<<<<<<<< |----------------|
1732 | | <<<<<<<<<<<<< | BL31 PROGBITS |
1733 |----------| ------------------
1734 | BL2 |
1735 |----------|
1736 | |
1737 0x04001000 +----------+
1738 | Shared |
1739 0x04000000 +----------+
1740
1741 Trusted ROM
1742 0x04000000 +----------+
1743 | BL1 (ro) |
1744 0x00000000 +----------+
1745
1746**Juno with BL32 in Trusted SRAM (default option):**
1747
1748::
1749
1750 Flash0
1751 0x0C000000 +----------+
1752 : :
1753 0x0BED0000 |----------|
1754 | BL1 (ro) |
1755 0x0BEC0000 |----------|
1756 : :
1757 0x08000000 +----------+ BL31 is loaded
1758 after SCP_BL2 has
1759 Trusted SRAM been sent to SCP
1760 0x04040000 +----------+ loaded by BL2 ------------------
1761 | BL1 (rw) | <<<<<<<<<<<<< | BL31 NOBITS |
1762 |----------| <<<<<<<<<<<<< |----------------|
1763 | SCP_BL2 | <<<<<<<<<<<<< | BL31 PROGBITS |
1764 |----------| ------------------
1765 | BL2 | <<<<<<<<<<<<< | BL32 NOBITS |
1766 |----------| <<<<<<<<<<<<< |----------------|
1767 | | <<<<<<<<<<<<< | BL32 PROGBITS |
1768 0x04001000 +----------+ ------------------
1769 | MHU |
1770 0x04000000 +----------+
1771
1772**Juno with BL32 in TZC-secured DRAM:**
1773
1774::
1775
1776 DRAM
1777 0xFFE00000 +----------+
1778 | BL32 | (secure)
1779 0xFF000000 |----------|
1780 | |
1781 : : (non-secure)
1782 | |
1783 0x80000000 +----------+
1784
1785 Flash0
1786 0x0C000000 +----------+
1787 : :
1788 0x0BED0000 |----------|
1789 | BL1 (ro) |
1790 0x0BEC0000 |----------|
1791 : :
1792 0x08000000 +----------+ BL31 is loaded
1793 after SCP_BL2 has
1794 Trusted SRAM been sent to SCP
1795 0x04040000 +----------+ loaded by BL2 ------------------
1796 | BL1 (rw) | <<<<<<<<<<<<< | BL31 NOBITS |
1797 |----------| <<<<<<<<<<<<< |----------------|
1798 | SCP_BL2 | <<<<<<<<<<<<< | BL31 PROGBITS |
1799 |----------| ------------------
1800 | BL2 |
1801 |----------|
1802 | |
1803 0x04001000 +----------+
1804 | MHU |
1805 0x04000000 +----------+
1806
1807Firmware Image Package (FIP)
1808----------------------------
1809
1810Using a Firmware Image Package (FIP) allows for packing bootloader images (and
1811potentially other payloads) into a single archive that can be loaded by the ARM
1812Trusted Firmware from non-volatile platform storage. A driver to load images
1813from a FIP has been added to the storage layer and allows a package to be read
1814from supported platform storage. A tool to create Firmware Image Packages is
1815also provided and described below.
1816
1817Firmware Image Package layout
1818~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1819
1820The FIP layout consists of a table of contents (ToC) followed by payload data.
1821The ToC itself has a header followed by one or more table entries. The ToC is
1822terminated by an end marker entry. All ToC entries describe some payload data
1823that has been appended to the end of the binary package. With the information
1824provided in the ToC entry the corresponding payload data can be retrieved.
1825
1826::
1827
1828 ------------------
1829 | ToC Header |
1830 |----------------|
1831 | ToC Entry 0 |
1832 |----------------|
1833 | ToC Entry 1 |
1834 |----------------|
1835 | ToC End Marker |
1836 |----------------|
1837 | |
1838 | Data 0 |
1839 | |
1840 |----------------|
1841 | |
1842 | Data 1 |
1843 | |
1844 ------------------
1845
1846The ToC header and entry formats are described in the header file
1847``include/tools_share/firmware_image_package.h``. This file is used by both the
1848tool and the ARM Trusted firmware.
1849
1850The ToC header has the following fields:
1851
1852::
1853
1854 `name`: The name of the ToC. This is currently used to validate the header.
1855 `serial_number`: A non-zero number provided by the creation tool
1856 `flags`: Flags associated with this data.
1857 Bits 0-31: Reserved
1858 Bits 32-47: Platform defined
1859 Bits 48-63: Reserved
1860
1861A ToC entry has the following fields:
1862
1863::
1864
1865 `uuid`: All files are referred to by a pre-defined Universally Unique
1866 IDentifier [UUID] . The UUIDs are defined in
1867 `include/tools_share/firmware_image_package.h`. The platform translates
1868 the requested image name into the corresponding UUID when accessing the
1869 package.
1870 `offset_address`: The offset address at which the corresponding payload data
1871 can be found. The offset is calculated from the ToC base address.
1872 `size`: The size of the corresponding payload data in bytes.
Etienne Carriere7421bf12017-08-23 15:43:33 +02001873 `flags`: Flags associated with this entry. None are yet defined.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001874
1875Firmware Image Package creation tool
1876~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1877
1878The FIP creation tool can be used to pack specified images into a binary package
1879that can be loaded by the ARM Trusted Firmware from platform storage. The tool
1880currently only supports packing bootloader images. Additional image definitions
1881can be added to the tool as required.
1882
1883The tool can be found in ``tools/fiptool``.
1884
1885Loading from a Firmware Image Package (FIP)
1886~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1887
1888The Firmware Image Package (FIP) driver can load images from a binary package on
1889non-volatile platform storage. For the ARM development platforms, this is
1890currently NOR FLASH.
1891
1892Bootloader images are loaded according to the platform policy as specified by
1893the function ``plat_get_image_source()``. For the ARM development platforms, this
1894means the platform will attempt to load images from a Firmware Image Package
1895located at the start of NOR FLASH0.
1896
1897The ARM development platforms' policy is to only allow loading of a known set of
1898images. The platform policy can be modified to allow additional images.
1899
1900Use of coherent memory in Trusted Firmware
1901------------------------------------------
1902
1903There might be loss of coherency when physical memory with mismatched
1904shareability, cacheability and memory attributes is accessed by multiple CPUs
1905(refer to section B2.9 of `ARM ARM`_ for more details). This possibility occurs
1906in Trusted Firmware during power up/down sequences when coherency, MMU and
1907caches are turned on/off incrementally.
1908
1909Trusted Firmware defines coherent memory as a region of memory with Device
1910nGnRE attributes in the translation tables. The translation granule size in
1911Trusted Firmware is 4KB. This is the smallest possible size of the coherent
1912memory region.
1913
1914By default, all data structures which are susceptible to accesses with
1915mismatched attributes from various CPUs are allocated in a coherent memory
1916region (refer to section 2.1 of `Porting Guide`_). The coherent memory region
1917accesses are Outer Shareable, non-cacheable and they can be accessed
1918with the Device nGnRE attributes when the MMU is turned on. Hence, at the
1919expense of at least an extra page of memory, Trusted Firmware is able to work
1920around coherency issues due to mismatched memory attributes.
1921
1922The alternative to the above approach is to allocate the susceptible data
1923structures in Normal WriteBack WriteAllocate Inner shareable memory. This
1924approach requires the data structures to be designed so that it is possible to
1925work around the issue of mismatched memory attributes by performing software
1926cache maintenance on them.
1927
1928Disabling the use of coherent memory in Trusted Firmware
1929~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1930
1931It might be desirable to avoid the cost of allocating coherent memory on
1932platforms which are memory constrained. Trusted Firmware enables inclusion of
1933coherent memory in firmware images through the build flag ``USE_COHERENT_MEM``.
1934This flag is enabled by default. It can be disabled to choose the second
1935approach described above.
1936
1937The below sections analyze the data structures allocated in the coherent memory
1938region and the changes required to allocate them in normal memory.
1939
1940Coherent memory usage in PSCI implementation
1941~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1942
1943The ``psci_non_cpu_pd_nodes`` data structure stores the platform's power domain
1944tree information for state management of power domains. By default, this data
1945structure is allocated in the coherent memory region in the Trusted Firmware
1946because it can be accessed by multple CPUs, either with caches enabled or
1947disabled.
1948
1949.. code:: c
1950
1951 typedef struct non_cpu_pwr_domain_node {
1952 /*
1953 * Index of the first CPU power domain node level 0 which has this node
1954 * as its parent.
1955 */
1956 unsigned int cpu_start_idx;
1957
1958 /*
1959 * Number of CPU power domains which are siblings of the domain indexed
1960 * by 'cpu_start_idx' i.e. all the domains in the range 'cpu_start_idx
1961 * -> cpu_start_idx + ncpus' have this node as their parent.
1962 */
1963 unsigned int ncpus;
1964
1965 /*
1966 * Index of the parent power domain node.
1967 * TODO: Figure out whether to whether using pointer is more efficient.
1968 */
1969 unsigned int parent_node;
1970
1971 plat_local_state_t local_state;
1972
1973 unsigned char level;
1974
1975 /* For indexing the psci_lock array*/
1976 unsigned char lock_index;
1977 } non_cpu_pd_node_t;
1978
1979In order to move this data structure to normal memory, the use of each of its
1980fields must be analyzed. Fields like ``cpu_start_idx``, ``ncpus``, ``parent_node``
1981``level`` and ``lock_index`` are only written once during cold boot. Hence removing
1982them from coherent memory involves only doing a clean and invalidate of the
1983cache lines after these fields are written.
1984
1985The field ``local_state`` can be concurrently accessed by multiple CPUs in
1986different cache states. A Lamport's Bakery lock ``psci_locks`` is used to ensure
1987mutual exlusion to this field and a clean and invalidate is needed after it
1988is written.
1989
1990Bakery lock data
1991~~~~~~~~~~~~~~~~
1992
1993The bakery lock data structure ``bakery_lock_t`` is allocated in coherent memory
1994and is accessed by multiple CPUs with mismatched attributes. ``bakery_lock_t`` is
1995defined as follows:
1996
1997.. code:: c
1998
1999 typedef struct bakery_lock {
2000 /*
2001 * The lock_data is a bit-field of 2 members:
2002 * Bit[0] : choosing. This field is set when the CPU is
2003 * choosing its bakery number.
2004 * Bits[1 - 15] : number. This is the bakery number allocated.
2005 */
2006 volatile uint16_t lock_data[BAKERY_LOCK_MAX_CPUS];
2007 } bakery_lock_t;
2008
2009It is a characteristic of Lamport's Bakery algorithm that the volatile per-CPU
2010fields can be read by all CPUs but only written to by the owning CPU.
2011
2012Depending upon the data cache line size, the per-CPU fields of the
2013``bakery_lock_t`` structure for multiple CPUs may exist on a single cache line.
2014These per-CPU fields can be read and written during lock contention by multiple
2015CPUs with mismatched memory attributes. Since these fields are a part of the
2016lock implementation, they do not have access to any other locking primitive to
2017safeguard against the resulting coherency issues. As a result, simple software
2018cache maintenance is not enough to allocate them in coherent memory. Consider
2019the following example.
2020
2021CPU0 updates its per-CPU field with data cache enabled. This write updates a
2022local cache line which contains a copy of the fields for other CPUs as well. Now
2023CPU1 updates its per-CPU field of the ``bakery_lock_t`` structure with data cache
2024disabled. CPU1 then issues a DCIVAC operation to invalidate any stale copies of
2025its field in any other cache line in the system. This operation will invalidate
2026the update made by CPU0 as well.
2027
2028To use bakery locks when ``USE_COHERENT_MEM`` is disabled, the lock data structure
2029has been redesigned. The changes utilise the characteristic of Lamport's Bakery
2030algorithm mentioned earlier. The bakery\_lock structure only allocates the memory
2031for a single CPU. The macro ``DEFINE_BAKERY_LOCK`` allocates all the bakery locks
2032needed for a CPU into a section ``bakery_lock``. The linker allocates the memory
2033for other cores by using the total size allocated for the bakery\_lock section
2034and multiplying it with (PLATFORM\_CORE\_COUNT - 1). This enables software to
2035perform software cache maintenance on the lock data structure without running
2036into coherency issues associated with mismatched attributes.
2037
2038The bakery lock data structure ``bakery_info_t`` is defined for use when
2039``USE_COHERENT_MEM`` is disabled as follows:
2040
2041.. code:: c
2042
2043 typedef struct bakery_info {
2044 /*
2045 * The lock_data is a bit-field of 2 members:
2046 * Bit[0] : choosing. This field is set when the CPU is
2047 * choosing its bakery number.
2048 * Bits[1 - 15] : number. This is the bakery number allocated.
2049 */
2050 volatile uint16_t lock_data;
2051 } bakery_info_t;
2052
2053The ``bakery_info_t`` represents a single per-CPU field of one lock and
2054the combination of corresponding ``bakery_info_t`` structures for all CPUs in the
2055system represents the complete bakery lock. The view in memory for a system
2056with n bakery locks are:
2057
2058::
2059
2060 bakery_lock section start
2061 |----------------|
2062 | `bakery_info_t`| <-- Lock_0 per-CPU field
2063 | Lock_0 | for CPU0
2064 |----------------|
2065 | `bakery_info_t`| <-- Lock_1 per-CPU field
2066 | Lock_1 | for CPU0
2067 |----------------|
2068 | .... |
2069 |----------------|
2070 | `bakery_info_t`| <-- Lock_N per-CPU field
2071 | Lock_N | for CPU0
2072 ------------------
2073 | XXXXX |
2074 | Padding to |
2075 | next Cache WB | <--- Calculate PERCPU_BAKERY_LOCK_SIZE, allocate
2076 | Granule | continuous memory for remaining CPUs.
2077 ------------------
2078 | `bakery_info_t`| <-- Lock_0 per-CPU field
2079 | Lock_0 | for CPU1
2080 |----------------|
2081 | `bakery_info_t`| <-- Lock_1 per-CPU field
2082 | Lock_1 | for CPU1
2083 |----------------|
2084 | .... |
2085 |----------------|
2086 | `bakery_info_t`| <-- Lock_N per-CPU field
2087 | Lock_N | for CPU1
2088 ------------------
2089 | XXXXX |
2090 | Padding to |
2091 | next Cache WB |
2092 | Granule |
2093 ------------------
2094
2095Consider a system of 2 CPUs with 'N' bakery locks as shown above. For an
2096operation on Lock\_N, the corresponding ``bakery_info_t`` in both CPU0 and CPU1
2097``bakery_lock`` section need to be fetched and appropriate cache operations need
2098to be performed for each access.
2099
2100On ARM Platforms, bakery locks are used in psci (``psci_locks``) and power controller
2101driver (``arm_lock``).
2102
2103Non Functional Impact of removing coherent memory
2104~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2105
2106Removal of the coherent memory region leads to the additional software overhead
2107of performing cache maintenance for the affected data structures. However, since
2108the memory where the data structures are allocated is cacheable, the overhead is
2109mostly mitigated by an increase in performance.
2110
2111There is however a performance impact for bakery locks, due to:
2112
2113- Additional cache maintenance operations, and
2114- Multiple cache line reads for each lock operation, since the bakery locks
2115 for each CPU are distributed across different cache lines.
2116
2117The implementation has been optimized to minimize this additional overhead.
2118Measurements indicate that when bakery locks are allocated in Normal memory, the
2119minimum latency of acquiring a lock is on an average 3-4 micro seconds whereas
2120in Device memory the same is 2 micro seconds. The measurements were done on the
2121Juno ARM development platform.
2122
2123As mentioned earlier, almost a page of memory can be saved by disabling
2124``USE_COHERENT_MEM``. Each platform needs to consider these trade-offs to decide
2125whether coherent memory should be used. If a platform disables
2126``USE_COHERENT_MEM`` and needs to use bakery locks in the porting layer, it can
2127optionally define macro ``PLAT_PERCPU_BAKERY_LOCK_SIZE`` (see the
2128`Porting Guide`_). Refer to the reference platform code for examples.
2129
2130Isolating code and read-only data on separate memory pages
2131----------------------------------------------------------
2132
2133In the ARMv8 VMSA, translation table entries include fields that define the
2134properties of the target memory region, such as its access permissions. The
2135smallest unit of memory that can be addressed by a translation table entry is
2136a memory page. Therefore, if software needs to set different permissions on two
2137memory regions then it needs to map them using different memory pages.
2138
2139The default memory layout for each BL image is as follows:
2140
2141::
2142
2143 | ... |
2144 +-------------------+
2145 | Read-write data |
2146 +-------------------+ Page boundary
2147 | <Padding> |
2148 +-------------------+
2149 | Exception vectors |
2150 +-------------------+ 2 KB boundary
2151 | <Padding> |
2152 +-------------------+
2153 | Read-only data |
2154 +-------------------+
2155 | Code |
2156 +-------------------+ BLx_BASE
2157
2158Note: The 2KB alignment for the exception vectors is an architectural
2159requirement.
2160
2161The read-write data start on a new memory page so that they can be mapped with
2162read-write permissions, whereas the code and read-only data below are configured
2163as read-only.
2164
2165However, the read-only data are not aligned on a page boundary. They are
2166contiguous to the code. Therefore, the end of the code section and the beginning
2167of the read-only data one might share a memory page. This forces both to be
2168mapped with the same memory attributes. As the code needs to be executable, this
2169means that the read-only data stored on the same memory page as the code are
2170executable as well. This could potentially be exploited as part of a security
2171attack.
2172
2173TF provides the build flag ``SEPARATE_CODE_AND_RODATA`` to isolate the code and
2174read-only data on separate memory pages. This in turn allows independent control
2175of the access permissions for the code and read-only data. In this case,
2176platform code gets a finer-grained view of the image layout and can
2177appropriately map the code region as executable and the read-only data as
2178execute-never.
2179
2180This has an impact on memory footprint, as padding bytes need to be introduced
2181between the code and read-only data to ensure the segragation of the two. To
2182limit the memory cost, this flag also changes the memory layout such that the
2183code and exception vectors are now contiguous, like so:
2184
2185::
2186
2187 | ... |
2188 +-------------------+
2189 | Read-write data |
2190 +-------------------+ Page boundary
2191 | <Padding> |
2192 +-------------------+
2193 | Read-only data |
2194 +-------------------+ Page boundary
2195 | <Padding> |
2196 +-------------------+
2197 | Exception vectors |
2198 +-------------------+ 2 KB boundary
2199 | <Padding> |
2200 +-------------------+
2201 | Code |
2202 +-------------------+ BLx_BASE
2203
2204With this more condensed memory layout, the separation of read-only data will
2205add zero or one page to the memory footprint of each BL image. Each platform
2206should consider the trade-off between memory footprint and security.
2207
2208This build flag is disabled by default, minimising memory footprint. On ARM
2209platforms, it is enabled.
2210
2211Performance Measurement Framework
2212---------------------------------
2213
2214The Performance Measurement Framework (PMF) facilitates collection of
2215timestamps by registered services and provides interfaces to retrieve
2216them from within the ARM Trusted Firmware. A platform can choose to
2217expose appropriate SMCs to retrieve these collected timestamps.
2218
2219By default, the global physical counter is used for the timestamp
2220value and is read via ``CNTPCT_EL0``. The framework allows to retrieve
2221timestamps captured by other CPUs.
2222
2223Timestamp identifier format
2224~~~~~~~~~~~~~~~~~~~~~~~~~~~
2225
2226A PMF timestamp is uniquely identified across the system via the
2227timestamp ID or ``tid``. The ``tid`` is composed as follows:
2228
2229::
2230
2231 Bits 0-7: The local timestamp identifier.
2232 Bits 8-9: Reserved.
2233 Bits 10-15: The service identifier.
2234 Bits 16-31: Reserved.
2235
2236#. The service identifier. Each PMF service is identified by a
2237 service name and a service identifier. Both the service name and
2238 identifier are unique within the system as a whole.
2239
2240#. The local timestamp identifier. This identifier is unique within a given
2241 service.
2242
2243Registering a PMF service
2244~~~~~~~~~~~~~~~~~~~~~~~~~
2245
2246To register a PMF service, the ``PMF_REGISTER_SERVICE()`` macro from ``pmf.h``
2247is used. The arguments required are the service name, the service ID,
2248the total number of local timestamps to be captured and a set of flags.
2249
2250The ``flags`` field can be specified as a bitwise-OR of the following values:
2251
2252::
2253
2254 PMF_STORE_ENABLE: The timestamp is stored in memory for later retrieval.
2255 PMF_DUMP_ENABLE: The timestamp is dumped on the serial console.
2256
2257The ``PMF_REGISTER_SERVICE()`` reserves memory to store captured
2258timestamps in a PMF specific linker section at build time.
2259Additionally, it defines necessary functions to capture and
2260retrieve a particular timestamp for the given service at runtime.
2261
2262The macro ``PMF_REGISTER_SERVICE()`` only enables capturing PMF
2263timestamps from within ARM Trusted Firmware. In order to retrieve
2264timestamps from outside of ARM Trusted Firmware, the
2265``PMF_REGISTER_SERVICE_SMC()`` macro must be used instead. This macro
2266accepts the same set of arguments as the ``PMF_REGISTER_SERVICE()``
2267macro but additionally supports retrieving timestamps using SMCs.
2268
2269Capturing a timestamp
2270~~~~~~~~~~~~~~~~~~~~~
2271
2272PMF timestamps are stored in a per-service timestamp region. On a
2273system with multiple CPUs, each timestamp is captured and stored
2274in a per-CPU cache line aligned memory region.
2275
2276Having registered the service, the ``PMF_CAPTURE_TIMESTAMP()`` macro can be
2277used to capture a timestamp at the location where it is used. The macro
2278takes the service name, a local timestamp identifier and a flag as arguments.
2279
2280The ``flags`` field argument can be zero, or ``PMF_CACHE_MAINT`` which
2281instructs PMF to do cache maintenance following the capture. Cache
2282maintenance is required if any of the service's timestamps are captured
2283with data cache disabled.
2284
2285To capture a timestamp in assembly code, the caller should use
2286``pmf_calc_timestamp_addr`` macro (defined in ``pmf_asm_macros.S``) to
2287calculate the address of where the timestamp would be stored. The
2288caller should then read ``CNTPCT_EL0`` register to obtain the timestamp
2289and store it at the determined address for later retrieval.
2290
2291Retrieving a timestamp
2292~~~~~~~~~~~~~~~~~~~~~~
2293
2294From within ARM Trusted Firmware, timestamps for individual CPUs can
2295be retrieved using either ``PMF_GET_TIMESTAMP_BY_MPIDR()`` or
2296``PMF_GET_TIMESTAMP_BY_INDEX()`` macros. These macros accept the CPU's MPIDR
2297value, or its ordinal position, respectively.
2298
2299From outside ARM Trusted Firmware, timestamps for individual CPUs can be
2300retrieved by calling into ``pmf_smc_handler()``.
2301
2302.. code:: c
2303
2304 Interface : pmf_smc_handler()
2305 Argument : unsigned int smc_fid, u_register_t x1,
2306 u_register_t x2, u_register_t x3,
2307 u_register_t x4, void *cookie,
2308 void *handle, u_register_t flags
2309 Return : uintptr_t
2310
2311 smc_fid: Holds the SMC identifier which is either `PMF_SMC_GET_TIMESTAMP_32`
2312 when the caller of the SMC is running in AArch32 mode
2313 or `PMF_SMC_GET_TIMESTAMP_64` when the caller is running in AArch64 mode.
2314 x1: Timestamp identifier.
2315 x2: The `mpidr` of the CPU for which the timestamp has to be retrieved.
2316 This can be the `mpidr` of a different core to the one initiating
2317 the SMC. In that case, service specific cache maintenance may be
2318 required to ensure the updated copy of the timestamp is returned.
2319 x3: A flags value that is either 0 or `PMF_CACHE_MAINT`. If
2320 `PMF_CACHE_MAINT` is passed, then the PMF code will perform a
2321 cache invalidate before reading the timestamp. This ensures
2322 an updated copy is returned.
2323
2324The remaining arguments, ``x4``, ``cookie``, ``handle`` and ``flags`` are unused
2325in this implementation.
2326
2327PMF code structure
2328~~~~~~~~~~~~~~~~~~
2329
2330#. ``pmf_main.c`` consists of core functions that implement service registration,
2331 initialization, storing, dumping and retrieving timestamps.
2332
2333#. ``pmf_smc.c`` contains the SMC handling for registered PMF services.
2334
2335#. ``pmf.h`` contains the public interface to Performance Measurement Framework.
2336
2337#. ``pmf_asm_macros.S`` consists of macros to facilitate capturing timestamps in
2338 assembly code.
2339
2340#. ``pmf_helpers.h`` is an internal header used by ``pmf.h``.
2341
Jeenu Viswambharanb60420a2017-08-24 15:43:44 +01002342ARMv8 Architecture Extensions
2343-----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002344
2345ARM Trusted Firmware makes use of ARMv8 Architecture Extensions where
2346applicable. This section lists the usage of Architecture Extensions, and build
2347flags controlling them.
2348
2349In general, and unless individually mentioned, the build options
2350``ARM_ARCH_MAJOR`` and ``ARM_ARCH_MINOR`` selects the Architecture Extension to
2351target when building ARM Trusted Firmware. Subsequent ARM Architecture
2352Extensions are backward compatible with previous versions.
2353
2354The build system only requires that ``ARM_ARCH_MAJOR`` and ``ARM_ARCH_MINOR`` have a
2355valid numeric value. These build options only control whether or not
2356Architecture Extension-specific code is included in the build. Otherwise, ARM
2357Trusted Firmware targets the base ARMv8.0 architecture; i.e. as if
2358``ARM_ARCH_MAJOR`` == 8 and ``ARM_ARCH_MINOR`` == 0, which are also their respective
2359default values.
2360
2361See also the *Summary of build options* in `User Guide`_.
2362
2363For details on the Architecture Extension and available features, please refer
2364to the respective Architecture Extension Supplement.
2365
2366ARMv8.1
2367~~~~~~~
2368
2369This Architecture Extension is targeted when ``ARM_ARCH_MAJOR`` >= 8, or when
2370``ARM_ARCH_MAJOR`` == 8 and ``ARM_ARCH_MINOR`` >= 1.
2371
2372- The Compare and Swap instruction is used to implement spinlocks. Otherwise,
2373 the load-/store-exclusive instruction pair is used.
2374
Isla Mitchellc4a1a072017-08-07 11:20:13 +01002375ARMv8.2
2376~~~~~~~
2377
2378This Architecture Extension is targeted when ``ARM_ARCH_MAJOR`` == 8 and
2379``ARM_ARCH_MINOR`` >= 2.
2380
2381- The Common not Private (CnP) bit is enabled to indicate that multiple
2382 Page Entries in the same Inner Shareable domain use the same translation
2383 table entries for a given stage of translation for a particular translation
2384 regime.
2385
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002386Code Structure
2387--------------
2388
2389Trusted Firmware code is logically divided between the three boot loader
2390stages mentioned in the previous sections. The code is also divided into the
2391following categories (present as directories in the source code):
2392
2393- **Platform specific.** Choice of architecture specific code depends upon
2394 the platform.
2395- **Common code.** This is platform and architecture agnostic code.
2396- **Library code.** This code comprises of functionality commonly used by all
2397 other code. The PSCI implementation and other EL3 runtime frameworks reside
2398 as Library components.
2399- **Stage specific.** Code specific to a boot stage.
2400- **Drivers.**
2401- **Services.** EL3 runtime services (eg: SPD). Specific SPD services
2402 reside in the ``services/spd`` directory (e.g. ``services/spd/tspd``).
2403
2404Each boot loader stage uses code from one or more of the above mentioned
2405categories. Based upon the above, the code layout looks like this:
2406
2407::
2408
2409 Directory Used by BL1? Used by BL2? Used by BL31?
2410 bl1 Yes No No
2411 bl2 No Yes No
2412 bl31 No No Yes
2413 plat Yes Yes Yes
2414 drivers Yes No Yes
2415 common Yes Yes Yes
2416 lib Yes Yes Yes
2417 services No No Yes
2418
2419The build system provides a non configurable build option IMAGE\_BLx for each
2420boot loader stage (where x = BL stage). e.g. for BL1 , IMAGE\_BL1 will be
2421defined by the build system. This enables the Trusted Firmware to compile
2422certain code only for specific boot loader stages
2423
2424All assembler files have the ``.S`` extension. The linker source files for each
2425boot stage have the extension ``.ld.S``. These are processed by GCC to create the
2426linker scripts which have the extension ``.ld``.
2427
2428FDTs provide a description of the hardware platform and are used by the Linux
2429kernel at boot time. These can be found in the ``fdts`` directory.
2430
2431References
2432----------
2433
Douglas Raillard30d7b362017-06-28 16:14:55 +01002434.. [#] Trusted Board Boot Requirements CLIENT PDD (ARM DEN 0006B-5). Available
2435 under NDA through your ARM account representative.
2436.. [#] `Power State Coordination Interface PDD`_
2437.. [#] `SMC Calling Convention PDD`_
2438.. [#] `ARM Trusted Firmware Interrupt Management Design guide`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002439
2440--------------
2441
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002442*Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002443
2444.. _Reset Design: ./reset-design.rst
2445.. _Porting Guide: ./porting-guide.rst
2446.. _Firmware Update: ./firmware-update.rst
2447.. _PSCI PDD: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
2448.. _SMC calling convention PDD: http://infocenter.arm.com/help/topic/com.arm.doc.den0028b/ARM_DEN0028B_SMC_Calling_Convention.pdf
2449.. _PSCI Library integration guide: ./psci-lib-integration-guide.rst
2450.. _SMCCC: http://infocenter.arm.com/help/topic/com.arm.doc.den0028b/ARM_DEN0028B_SMC_Calling_Convention.pdf
2451.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
2452.. _Power State Coordination Interface PDD: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
2453.. _here: ./psci-lib-integration-guide.rst
2454.. _cpu-specific-build-macros.rst: ./cpu-specific-build-macros.rst
2455.. _CPUBM: ./cpu-specific-build-macros.rst
2456.. _ARM ARM: http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0487a.e/index.html
2457.. _User Guide: ./user-guide.rst
2458.. _SMC Calling Convention PDD: http://infocenter.arm.com/help/topic/com.arm.doc.den0028b/ARM_DEN0028B_SMC_Calling_Convention.pdf
2459.. _ARM Trusted Firmware Interrupt Management Design guide: ./interrupt-framework-design.rst
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002460.. _Xlat_tables design: xlat-tables-lib-v2-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002461
2462.. |Image 1| image:: diagrams/rt-svc-descs-layout.png?raw=true