Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Douglas Raillard | 21362a9 | 2016-12-02 13:51:54 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Sandrine Bailleux | c10bd2c | 2013-11-12 16:41:16 +0000 | [diff] [blame] | 7 | #include <arch.h> |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 8 | #include <asm_macros.S> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 9 | #include <bl_common.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 10 | |
| 11 | |
| 12 | .globl bl2_entrypoint |
| 13 | |
| 14 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 15 | |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 16 | func bl2_entrypoint |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 17 | /*--------------------------------------------- |
Yatharth Kochar | 57d334c | 2015-10-29 12:47:02 +0000 | [diff] [blame] | 18 | * Save from x1 the extents of the tzram |
| 19 | * available to BL2 for future use. |
| 20 | * x0 is not currently used. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 21 | * --------------------------------------------- |
Antonio Nino Diaz | 1f21bcf | 2016-02-01 13:57:25 +0000 | [diff] [blame] | 22 | */ |
| 23 | mov x20, x1 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 24 | |
| 25 | /* --------------------------------------------- |
Sandrine Bailleux | c10bd2c | 2013-11-12 16:41:16 +0000 | [diff] [blame] | 26 | * Set the exception vector to something sane. |
| 27 | * --------------------------------------------- |
| 28 | */ |
| 29 | adr x0, early_exceptions |
| 30 | msr vbar_el1, x0 |
Achin Gupta | ed1744e | 2014-08-04 23:13:10 +0100 | [diff] [blame] | 31 | isb |
| 32 | |
| 33 | /* --------------------------------------------- |
| 34 | * Enable the SError interrupt now that the |
| 35 | * exception vectors have been setup. |
| 36 | * --------------------------------------------- |
| 37 | */ |
| 38 | msr daifclr, #DAIF_ABT_BIT |
Sandrine Bailleux | c10bd2c | 2013-11-12 16:41:16 +0000 | [diff] [blame] | 39 | |
| 40 | /* --------------------------------------------- |
Achin Gupta | 9f09835 | 2014-07-18 18:38:28 +0100 | [diff] [blame] | 41 | * Enable the instruction cache, stack pointer |
| 42 | * and data access alignment checks |
Sandrine Bailleux | c10bd2c | 2013-11-12 16:41:16 +0000 | [diff] [blame] | 43 | * --------------------------------------------- |
| 44 | */ |
Achin Gupta | 9f09835 | 2014-07-18 18:38:28 +0100 | [diff] [blame] | 45 | mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT) |
Sandrine Bailleux | c10bd2c | 2013-11-12 16:41:16 +0000 | [diff] [blame] | 46 | mrs x0, sctlr_el1 |
Achin Gupta | 9f09835 | 2014-07-18 18:38:28 +0100 | [diff] [blame] | 47 | orr x0, x0, x1 |
Sandrine Bailleux | c10bd2c | 2013-11-12 16:41:16 +0000 | [diff] [blame] | 48 | msr sctlr_el1, x0 |
Sandrine Bailleux | c10bd2c | 2013-11-12 16:41:16 +0000 | [diff] [blame] | 49 | isb |
| 50 | |
Sandrine Bailleux | 65f546a | 2013-11-28 09:43:06 +0000 | [diff] [blame] | 51 | /* --------------------------------------------- |
Achin Gupta | e9c4a64 | 2015-09-11 16:03:13 +0100 | [diff] [blame] | 52 | * Invalidate the RW memory used by the BL2 |
| 53 | * image. This includes the data and NOBITS |
| 54 | * sections. This is done to safeguard against |
| 55 | * possible corruption of this memory by dirty |
| 56 | * cache lines in a system cache as a result of |
| 57 | * use by an earlier boot loader stage. |
| 58 | * --------------------------------------------- |
| 59 | */ |
| 60 | adr x0, __RW_START__ |
| 61 | adr x1, __RW_END__ |
| 62 | sub x1, x1, x0 |
| 63 | bl inv_dcache_range |
| 64 | |
| 65 | /* --------------------------------------------- |
Sandrine Bailleux | 65f546a | 2013-11-28 09:43:06 +0000 | [diff] [blame] | 66 | * Zero out NOBITS sections. There are 2 of them: |
| 67 | * - the .bss section; |
| 68 | * - the coherent memory section. |
| 69 | * --------------------------------------------- |
| 70 | */ |
| 71 | ldr x0, =__BSS_START__ |
| 72 | ldr x1, =__BSS_SIZE__ |
Douglas Raillard | 21362a9 | 2016-12-02 13:51:54 +0000 | [diff] [blame] | 73 | bl zeromem |
Sandrine Bailleux | 65f546a | 2013-11-28 09:43:06 +0000 | [diff] [blame] | 74 | |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 75 | #if USE_COHERENT_MEM |
Sandrine Bailleux | 65f546a | 2013-11-28 09:43:06 +0000 | [diff] [blame] | 76 | ldr x0, =__COHERENT_RAM_START__ |
| 77 | ldr x1, =__COHERENT_RAM_UNALIGNED_SIZE__ |
Douglas Raillard | 21362a9 | 2016-12-02 13:51:54 +0000 | [diff] [blame] | 78 | bl zeromem |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 79 | #endif |
Sandrine Bailleux | 65f546a | 2013-11-28 09:43:06 +0000 | [diff] [blame] | 80 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 81 | /* -------------------------------------------- |
Achin Gupta | f4a9709 | 2014-06-25 19:26:22 +0100 | [diff] [blame] | 82 | * Allocate a stack whose memory will be marked |
| 83 | * as Normal-IS-WBWA when the MMU is enabled. |
| 84 | * There is no risk of reading stale stack |
| 85 | * memory after enabling the MMU as only the |
| 86 | * primary cpu is running at the moment. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 87 | * -------------------------------------------- |
| 88 | */ |
Soby Mathew | 3700a92 | 2015-07-13 11:21:11 +0100 | [diff] [blame] | 89 | bl plat_set_my_stack |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 90 | |
| 91 | /* --------------------------------------------- |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 92 | * Initialize the stack protector canary before |
| 93 | * any C code is called. |
| 94 | * --------------------------------------------- |
| 95 | */ |
| 96 | #if STACK_PROTECTOR_ENABLED |
| 97 | bl update_stack_protector_canary |
| 98 | #endif |
| 99 | |
| 100 | /* --------------------------------------------- |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 101 | * Perform early platform setup & platform |
| 102 | * specific early arch. setup e.g. mmu setup |
| 103 | * --------------------------------------------- |
| 104 | */ |
Yatharth Kochar | 57d334c | 2015-10-29 12:47:02 +0000 | [diff] [blame] | 105 | mov x0, x20 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 106 | bl bl2_early_platform_setup |
| 107 | bl bl2_plat_arch_setup |
| 108 | |
| 109 | /* --------------------------------------------- |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 110 | * Jump to main function. |
| 111 | * --------------------------------------------- |
| 112 | */ |
| 113 | bl bl2_main |
Antonio Nino Diaz | 1f21bcf | 2016-02-01 13:57:25 +0000 | [diff] [blame] | 114 | |
| 115 | /* --------------------------------------------- |
| 116 | * Should never reach this point. |
| 117 | * --------------------------------------------- |
| 118 | */ |
Jeenu Viswambharan | 68aef10 | 2016-11-30 15:21:11 +0000 | [diff] [blame] | 119 | no_ret plat_panic_handler |
Antonio Nino Diaz | 1f21bcf | 2016-02-01 13:57:25 +0000 | [diff] [blame] | 120 | |
Kévin Petit | a877c25 | 2015-03-24 14:03:57 +0000 | [diff] [blame] | 121 | endfunc bl2_entrypoint |