Johann Neuhauser | 5ae969b | 2022-07-13 12:04:21 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause |
| 2 | /* |
| 3 | * Copyright (C) Linaro Ltd 2019 - All Rights Reserved |
| 4 | * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org> |
| 5 | * Copyright (C) 2020 Marek Vasut <marex@denx.de> |
| 6 | * Copyright (C) 2022 DH electronics GmbH |
Yann Gautier | c55e2ee | 2023-10-18 14:17:04 +0200 | [diff] [blame] | 7 | * Copyright (C) 2023, STMicroelectronics - All Rights Reserved |
Johann Neuhauser | 5ae969b | 2022-07-13 12:04:21 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include "stm32mp15-pinctrl.dtsi" |
| 11 | #include "stm32mp15xxaa-pinctrl.dtsi" |
| 12 | #include <dt-bindings/clock/stm32mp1-clksrc.h> |
| 13 | #include "stm32mp15-ddr3-dhsom-2x4Gb-1066-binG.dtsi" |
| 14 | |
| 15 | / { |
| 16 | memory@c0000000 { |
| 17 | device_type = "memory"; |
| 18 | reg = <0xc0000000 0x40000000>; |
| 19 | }; |
| 20 | }; |
| 21 | |
| 22 | &cpu0 { |
| 23 | cpu-supply = <&vddcore>; |
| 24 | }; |
| 25 | |
| 26 | &cpu1 { |
| 27 | cpu-supply = <&vddcore>; |
| 28 | }; |
| 29 | |
| 30 | &hash1 { |
| 31 | status = "okay"; |
| 32 | }; |
| 33 | |
| 34 | &i2c4 { |
| 35 | pinctrl-names = "default"; |
| 36 | pinctrl-0 = <&i2c4_pins_a>; |
| 37 | i2c-scl-rising-time-ns = <185>; |
| 38 | i2c-scl-falling-time-ns = <20>; |
| 39 | status = "okay"; |
| 40 | |
| 41 | pmic: stpmic@33 { |
| 42 | compatible = "st,stpmic1"; |
| 43 | reg = <0x33>; |
| 44 | interrupts-extended = <&gpioa 0 IRQ_TYPE_EDGE_FALLING>; |
| 45 | interrupt-controller; |
| 46 | #interrupt-cells = <2>; |
| 47 | status = "okay"; |
| 48 | |
| 49 | regulators { |
| 50 | compatible = "st,stpmic1-regulators"; |
| 51 | ldo1-supply = <&v3v3>; |
| 52 | ldo2-supply = <&v3v3>; |
| 53 | ldo3-supply = <&vdd_ddr>; |
| 54 | ldo5-supply = <&v3v3>; |
| 55 | ldo6-supply = <&v3v3>; |
| 56 | pwr_sw1-supply = <&bst_out>; |
| 57 | pwr_sw2-supply = <&bst_out>; |
| 58 | |
| 59 | vddcore: buck1 { |
| 60 | regulator-name = "vddcore"; |
| 61 | regulator-min-microvolt = <1200000>; |
| 62 | regulator-max-microvolt = <1350000>; |
| 63 | regulator-always-on; |
| 64 | regulator-initial-mode = <0>; |
| 65 | regulator-over-current-protection; |
| 66 | }; |
| 67 | |
| 68 | vdd_ddr: buck2 { |
| 69 | regulator-name = "vdd_ddr"; |
| 70 | regulator-min-microvolt = <1350000>; |
| 71 | regulator-max-microvolt = <1350000>; |
| 72 | regulator-always-on; |
| 73 | regulator-initial-mode = <0>; |
| 74 | regulator-over-current-protection; |
| 75 | }; |
| 76 | |
| 77 | vdd: buck3 { |
| 78 | regulator-name = "vdd"; |
| 79 | regulator-min-microvolt = <3300000>; |
| 80 | regulator-max-microvolt = <3300000>; |
| 81 | regulator-always-on; |
| 82 | regulator-initial-mode = <0>; |
| 83 | regulator-over-current-protection; |
| 84 | }; |
| 85 | |
| 86 | v3v3: buck4 { |
| 87 | regulator-name = "v3v3"; |
| 88 | regulator-min-microvolt = <3300000>; |
| 89 | regulator-max-microvolt = <3300000>; |
| 90 | regulator-always-on; |
| 91 | regulator-over-current-protection; |
| 92 | regulator-initial-mode = <0>; |
| 93 | }; |
| 94 | |
| 95 | vdda: ldo1 { |
| 96 | regulator-name = "vdda"; |
| 97 | regulator-min-microvolt = <2900000>; |
| 98 | regulator-max-microvolt = <2900000>; |
| 99 | }; |
| 100 | |
| 101 | v2v8: ldo2 { |
| 102 | regulator-name = "v2v8"; |
| 103 | regulator-min-microvolt = <2800000>; |
| 104 | regulator-max-microvolt = <2800000>; |
| 105 | }; |
| 106 | |
| 107 | vtt_ddr: ldo3 { |
| 108 | regulator-name = "vtt_ddr"; |
| 109 | regulator-always-on; |
| 110 | regulator-over-current-protection; |
| 111 | st,regulator-sink-source; |
| 112 | }; |
| 113 | |
| 114 | vdd_usb: ldo4 { |
| 115 | regulator-name = "vdd_usb"; |
| 116 | regulator-min-microvolt = <3300000>; |
| 117 | regulator-max-microvolt = <3300000>; |
| 118 | }; |
| 119 | |
| 120 | vdd_sd: ldo5 { |
| 121 | regulator-name = "vdd_sd"; |
| 122 | regulator-min-microvolt = <2900000>; |
| 123 | regulator-max-microvolt = <2900000>; |
| 124 | regulator-boot-on; |
| 125 | }; |
| 126 | |
| 127 | v1v8: ldo6 { |
| 128 | regulator-name = "v1v8"; |
| 129 | regulator-min-microvolt = <1800000>; |
| 130 | regulator-max-microvolt = <1800000>; |
| 131 | regulator-enable-ramp-delay = <300000>; |
| 132 | }; |
| 133 | |
| 134 | vref_ddr: vref_ddr { |
| 135 | regulator-name = "vref_ddr"; |
| 136 | regulator-always-on; |
| 137 | }; |
| 138 | |
| 139 | bst_out: boost { |
| 140 | regulator-name = "bst_out"; |
| 141 | }; |
| 142 | |
| 143 | vbus_otg: pwr_sw1 { |
| 144 | regulator-name = "vbus_otg"; |
| 145 | regulator-active-discharge = <1>; |
| 146 | }; |
| 147 | |
| 148 | vbus_sw: pwr_sw2 { |
| 149 | regulator-name = "vbus_sw"; |
| 150 | regulator-active-discharge = <1>; |
| 151 | }; |
| 152 | }; |
| 153 | }; |
| 154 | }; |
| 155 | |
| 156 | &iwdg2 { |
| 157 | timeout-sec = <32>; |
| 158 | status = "okay"; |
Johann Neuhauser | 5ae969b | 2022-07-13 12:04:21 +0200 | [diff] [blame] | 159 | }; |
| 160 | |
| 161 | &pwr_regulators { |
| 162 | vdd-supply = <&vdd>; |
| 163 | vdd_3v3_usbfs-supply = <&vdd_usb>; |
| 164 | }; |
| 165 | |
| 166 | &qspi { |
| 167 | pinctrl-names = "default"; |
Yann Gautier | c55e2ee | 2023-10-18 14:17:04 +0200 | [diff] [blame] | 168 | pinctrl-0 = <&qspi_clk_pins_a |
| 169 | &qspi_bk1_pins_a |
| 170 | &qspi_cs1_pins_a>; |
Johann Neuhauser | 5ae969b | 2022-07-13 12:04:21 +0200 | [diff] [blame] | 171 | reg = <0x58003000 0x1000>, <0x70000000 0x200000>; |
| 172 | #address-cells = <1>; |
| 173 | #size-cells = <0>; |
| 174 | status = "okay"; |
| 175 | |
| 176 | flash0: flash@0 { |
| 177 | compatible = "jedec,spi-nor"; |
| 178 | reg = <0>; |
| 179 | spi-rx-bus-width = <4>; |
| 180 | spi-max-frequency = <50000000>; |
| 181 | #address-cells = <1>; |
| 182 | #size-cells = <1>; |
| 183 | }; |
| 184 | }; |
| 185 | |
| 186 | &rcc { |
Johann Neuhauser | 5ae969b | 2022-07-13 12:04:21 +0200 | [diff] [blame] | 187 | st,clksrc = < |
| 188 | CLK_MPU_PLL1P |
| 189 | CLK_AXI_PLL2P |
| 190 | CLK_MCU_PLL3P |
| 191 | CLK_PLL12_HSE |
| 192 | CLK_PLL3_HSE |
| 193 | CLK_PLL4_HSE |
| 194 | CLK_RTC_LSE |
| 195 | CLK_MCO1_DISABLED |
| 196 | CLK_MCO2_DISABLED |
| 197 | >; |
| 198 | |
| 199 | st,clkdiv = < |
| 200 | 1 /*MPU*/ |
| 201 | 0 /*AXI*/ |
| 202 | 0 /*MCU*/ |
| 203 | 1 /*APB1*/ |
| 204 | 1 /*APB2*/ |
| 205 | 1 /*APB3*/ |
| 206 | 1 /*APB4*/ |
| 207 | 2 /*APB5*/ |
| 208 | 23 /*RTC*/ |
| 209 | 0 /*MCO1*/ |
| 210 | 0 /*MCO2*/ |
| 211 | >; |
| 212 | |
| 213 | st,pkcs = < |
| 214 | CLK_CKPER_HSE |
| 215 | CLK_FMC_ACLK |
| 216 | CLK_QSPI_ACLK |
| 217 | CLK_ETH_DISABLED |
| 218 | CLK_SDMMC12_PLL4P |
| 219 | CLK_DSI_DSIPLL |
| 220 | CLK_STGEN_HSE |
| 221 | CLK_USBPHY_HSE |
| 222 | CLK_SPI2S1_PLL3Q |
| 223 | CLK_SPI2S23_PLL3Q |
| 224 | CLK_SPI45_HSI |
| 225 | CLK_SPI6_HSI |
| 226 | CLK_I2C46_HSI |
| 227 | CLK_SDMMC3_PLL4P |
| 228 | CLK_USBO_USBPHY |
| 229 | CLK_ADC_CKPER |
| 230 | CLK_CEC_LSE |
| 231 | CLK_I2C12_HSI |
| 232 | CLK_I2C35_HSI |
| 233 | CLK_UART1_HSI |
| 234 | CLK_UART24_HSI |
| 235 | CLK_UART35_HSI |
| 236 | CLK_UART6_HSI |
| 237 | CLK_UART78_HSI |
| 238 | CLK_SPDIF_PLL4P |
| 239 | CLK_FDCAN_PLL4R |
| 240 | CLK_SAI1_PLL3Q |
| 241 | CLK_SAI2_PLL3Q |
| 242 | CLK_SAI3_PLL3Q |
| 243 | CLK_SAI4_PLL3Q |
| 244 | CLK_RNG1_LSI |
| 245 | CLK_RNG2_LSI |
| 246 | CLK_LPTIM1_PCLK1 |
| 247 | CLK_LPTIM23_PCLK3 |
| 248 | CLK_LPTIM45_LSE |
| 249 | >; |
| 250 | |
| 251 | /* VCO = 1300.0 MHz => P = 650 (CPU) */ |
| 252 | pll1: st,pll@0 { |
| 253 | compatible = "st,stm32mp1-pll"; |
| 254 | reg = <0>; |
| 255 | cfg = <2 80 0 0 0 PQR(1,0,0)>; |
| 256 | frac = <0x800>; |
| 257 | }; |
| 258 | |
| 259 | /* VCO = 1066.0 MHz => P = 266 (AXI), Q = 533 (GPU), R = 533 (DDR) */ |
| 260 | pll2: st,pll@1 { |
| 261 | compatible = "st,stm32mp1-pll"; |
| 262 | reg = <1>; |
| 263 | cfg = <2 65 1 0 0 PQR(1,1,1)>; |
| 264 | frac = <0x1400>; |
| 265 | }; |
| 266 | |
| 267 | /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */ |
| 268 | pll3: st,pll@2 { |
| 269 | compatible = "st,stm32mp1-pll"; |
| 270 | reg = <2>; |
| 271 | cfg = <1 33 1 16 36 PQR(1,1,1)>; |
| 272 | frac = <0x1a04>; |
| 273 | }; |
| 274 | |
| 275 | /* VCO = 600.0 MHz => P = 99, Q = 74, R = 99 */ |
| 276 | pll4: st,pll@3 { |
| 277 | compatible = "st,stm32mp1-pll"; |
| 278 | reg = <3>; |
| 279 | cfg = <3 98 5 7 5 PQR(1,1,1)>; |
| 280 | }; |
| 281 | }; |
| 282 | |
| 283 | &rng1 { |
| 284 | status = "okay"; |
| 285 | }; |
| 286 | |
| 287 | &rtc { |
| 288 | status = "okay"; |
| 289 | }; |