blob: 3384a2f7045bd27729a034a5db0572c61f6a8cb4 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
Dan Handley2b6b5742015-03-19 19:17:53 +00009#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/cassert.h>
11#include <plat/common/platform.h>
12
Soby Mathewfec4eb72015-07-01 16:16:20 +010013#include <plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <arm_config.h>
Dan Handley4d2e49d2014-04-11 11:52:12 +010015#include "drivers/pwrc/fvp_pwrc.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010016
Soby Mathewfec4eb72015-07-01 16:16:20 +010017/* The FVP power domain tree descriptor */
Roberto Vargas2ca18d92018-02-12 12:36:17 +000018static unsigned char fvp_power_domain_tree_desc[FVP_CLUSTER_COUNT + 2];
Soby Mathew47e43f22016-02-01 14:04:34 +000019
20
Sathees Balya30952cc2018-09-27 14:41:02 +010021CASSERT(((FVP_CLUSTER_COUNT > 0) && (FVP_CLUSTER_COUNT <= 256)),
22 assert_invalid_fvp_cluster_count);
Soby Mathew47e43f22016-02-01 14:04:34 +000023
24/*******************************************************************************
25 * This function dynamically constructs the topology according to
26 * FVP_CLUSTER_COUNT and returns it.
27 ******************************************************************************/
28const unsigned char *plat_get_power_domain_tree_desc(void)
29{
Sathees Balya30952cc2018-09-27 14:41:02 +010030 int i;
Soby Mathew47e43f22016-02-01 14:04:34 +000031
32 /*
Soby Mathew9ca28062017-10-11 16:08:58 +010033 * The highest level is the system level. The next level is constituted
34 * by clusters and then cores in clusters.
Soby Mathew47e43f22016-02-01 14:04:34 +000035 */
Soby Mathew9ca28062017-10-11 16:08:58 +010036 fvp_power_domain_tree_desc[0] = 1;
37 fvp_power_domain_tree_desc[1] = FVP_CLUSTER_COUNT;
Soby Mathew47e43f22016-02-01 14:04:34 +000038
39 for (i = 0; i < FVP_CLUSTER_COUNT; i++)
Soby Mathew9ca28062017-10-11 16:08:58 +010040 fvp_power_domain_tree_desc[i + 2] = FVP_MAX_CPUS_PER_CLUSTER;
41
Soby Mathew47e43f22016-02-01 14:04:34 +000042
43 return fvp_power_domain_tree_desc;
44}
45
46/*******************************************************************************
47 * This function returns the core count within the cluster corresponding to
48 * `mpidr`.
49 ******************************************************************************/
50unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr)
51{
52 return FVP_MAX_CPUS_PER_CLUSTER;
53}
Achin Gupta4f6ad662013-10-25 09:08:21 +010054
55/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010056 * This function implements a part of the critical interface between the psci
Soby Mathewfec4eb72015-07-01 16:16:20 +010057 * generic layer and the platform that allows the former to query the platform
58 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
59 * in case the MPIDR is invalid.
Achin Gupta4f6ad662013-10-25 09:08:21 +010060 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +010061int plat_core_pos_by_mpidr(u_register_t mpidr)
Achin Gupta4f6ad662013-10-25 09:08:21 +010062{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010063 unsigned int clus_id, cpu_id, thread_id;
64
65 /* Validate affinity fields */
Sathees Balya30952cc2018-09-27 14:41:02 +010066 if ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010067 thread_id = MPIDR_AFFLVL0_VAL(mpidr);
68 cpu_id = MPIDR_AFFLVL1_VAL(mpidr);
69 clus_id = MPIDR_AFFLVL2_VAL(mpidr);
70 } else {
71 thread_id = 0;
72 cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
73 clus_id = MPIDR_AFFLVL1_VAL(mpidr);
74 }
75
76 if (clus_id >= FVP_CLUSTER_COUNT)
77 return -1;
78 if (cpu_id >= FVP_MAX_CPUS_PER_CLUSTER)
79 return -1;
80 if (thread_id >= FVP_MAX_PE_PER_CPU)
81 return -1;
82
Soby Mathewfec4eb72015-07-01 16:16:20 +010083 if (fvp_pwrc_read_psysr(mpidr) == PSYSR_INVALID)
84 return -1;
Achin Gupta4f6ad662013-10-25 09:08:21 +010085
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000086 /*
87 * Core position calculation for FVP platform depends on the MT bit in
88 * MPIDR. This function cannot assume that the supplied MPIDR has the MT
89 * bit set even if the implementation has. For example, PSCI clients
90 * might supply MPIDR values without the MT bit set. Therefore, we
91 * inject the current PE's MT bit so as to get the calculation correct.
92 * This of course assumes that none or all CPUs on the platform has MT
93 * bit set.
94 */
95 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
Sathees Balya30952cc2018-09-27 14:41:02 +010096 return (int) plat_arm_calc_core_pos(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +010097}