Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 1 | /* |
Pritesh Raithatha | 66f9ff6 | 2018-04-19 13:11:43 +0530 | [diff] [blame] | 2 | * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved. |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <arch.h> |
| 8 | #include <asm_macros.S> |
| 9 | #include <plat/common/common_def.h> |
| 10 | #include <memctrl_v2.h> |
| 11 | #include <tegra_def.h> |
| 12 | |
Varun Wadekar | da865de | 2017-11-10 13:27:29 -0800 | [diff] [blame] | 13 | #define TEGRA194_STATE_SYSTEM_SUSPEND 0x5C7 |
| 14 | #define TEGRA194_STATE_SYSTEM_RESUME 0x600D |
Pritesh Raithatha | 75c9443 | 2018-08-03 15:48:15 +0530 | [diff] [blame] | 15 | #define TEGRA194_MC_CTX_SIZE 0xFB |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 16 | |
| 17 | .align 4 |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 18 | .globl tegra194_cpu_reset_handler |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 19 | |
| 20 | /* CPU reset handler routine */ |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 21 | func tegra194_cpu_reset_handler |
Varun Wadekar | da865de | 2017-11-10 13:27:29 -0800 | [diff] [blame] | 22 | /* check if we are exiting system suspend state */ |
| 23 | adr x0, __tegra194_system_suspend_state |
| 24 | ldr x1, [x0] |
| 25 | mov x2, #TEGRA194_STATE_SYSTEM_SUSPEND |
| 26 | lsl x2, x2, #16 |
| 27 | add x2, x2, #TEGRA194_STATE_SYSTEM_SUSPEND |
| 28 | cmp x1, x2 |
| 29 | bne boot_cpu |
| 30 | |
| 31 | /* set system resume state */ |
| 32 | mov x1, #TEGRA194_STATE_SYSTEM_RESUME |
| 33 | lsl x1, x1, #16 |
| 34 | mov x2, #TEGRA194_STATE_SYSTEM_RESUME |
| 35 | add x1, x1, x2 |
| 36 | str x1, [x0] |
| 37 | dsb sy |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 38 | |
Varun Wadekar | da865de | 2017-11-10 13:27:29 -0800 | [diff] [blame] | 39 | /* prepare to relocate to TZSRAM */ |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 40 | mov x0, #BL31_BASE |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 41 | adr x1, __tegra194_cpu_reset_handler_end |
| 42 | adr x2, __tegra194_cpu_reset_handler_data |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 43 | ldr x2, [x2, #8] |
| 44 | |
| 45 | /* memcpy16 */ |
| 46 | m_loop16: |
| 47 | cmp x2, #16 |
| 48 | b.lt m_loop1 |
| 49 | ldp x3, x4, [x1], #16 |
| 50 | stp x3, x4, [x0], #16 |
| 51 | sub x2, x2, #16 |
| 52 | b m_loop16 |
| 53 | /* copy byte per byte */ |
| 54 | m_loop1: |
| 55 | cbz x2, boot_cpu |
| 56 | ldrb w3, [x1], #1 |
| 57 | strb w3, [x0], #1 |
| 58 | subs x2, x2, #1 |
| 59 | b.ne m_loop1 |
| 60 | |
Varun Wadekar | 2787e83 | 2019-11-15 15:46:14 -0800 | [diff] [blame] | 61 | /* |
| 62 | * Synchronization barriers to make sure that memory is flushed out |
| 63 | * before we start execution in SysRAM. |
| 64 | */ |
| 65 | dsb sy |
| 66 | isb |
| 67 | |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 68 | boot_cpu: |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 69 | adr x0, __tegra194_cpu_reset_handler_data |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 70 | ldr x0, [x0] |
| 71 | br x0 |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 72 | endfunc tegra194_cpu_reset_handler |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 73 | |
| 74 | /* |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 75 | * Tegra194 reset data (offset 0x0 - 0x2490) |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 76 | * |
Stefan Kristiansson | fa871a6 | 2017-03-20 14:19:46 +0200 | [diff] [blame] | 77 | * 0x0000: secure world's entrypoint |
| 78 | * 0x0008: BL31 size (RO + RW) |
Pritesh Raithatha | 75c9443 | 2018-08-03 15:48:15 +0530 | [diff] [blame] | 79 | * 0x0010: MC context start |
| 80 | * 0x2490: MC context end |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 81 | */ |
| 82 | |
| 83 | .align 4 |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 84 | .type __tegra194_cpu_reset_handler_data, %object |
| 85 | .globl __tegra194_cpu_reset_handler_data |
| 86 | __tegra194_cpu_reset_handler_data: |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 87 | .quad tegra_secure_entrypoint |
| 88 | .quad __BL31_END__ - BL31_BASE |
Varun Wadekar | da865de | 2017-11-10 13:27:29 -0800 | [diff] [blame] | 89 | .globl __tegra194_system_suspend_state |
| 90 | __tegra194_system_suspend_state: |
| 91 | .quad 0 |
| 92 | |
Varun Wadekar | e0c222f | 2017-11-10 13:23:34 -0800 | [diff] [blame] | 93 | .align 4 |
Pritesh Raithatha | 75c9443 | 2018-08-03 15:48:15 +0530 | [diff] [blame] | 94 | __tegra194_mc_context: |
| 95 | .rept TEGRA194_MC_CTX_SIZE |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 96 | .quad 0 |
| 97 | .endr |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 98 | .size __tegra194_cpu_reset_handler_data, \ |
| 99 | . - __tegra194_cpu_reset_handler_data |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 100 | |
| 101 | .align 4 |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 102 | .globl __tegra194_cpu_reset_handler_end |
| 103 | __tegra194_cpu_reset_handler_end: |
Varun Wadekar | e0c222f | 2017-11-10 13:23:34 -0800 | [diff] [blame] | 104 | |
| 105 | .globl tegra194_get_cpu_reset_handler_size |
| 106 | .globl tegra194_get_cpu_reset_handler_base |
Pritesh Raithatha | 75c9443 | 2018-08-03 15:48:15 +0530 | [diff] [blame] | 107 | .globl tegra194_get_mc_ctx_offset |
Varun Wadekar | da865de | 2017-11-10 13:27:29 -0800 | [diff] [blame] | 108 | .globl tegra194_set_system_suspend_entry |
Varun Wadekar | e0c222f | 2017-11-10 13:23:34 -0800 | [diff] [blame] | 109 | |
| 110 | /* return size of the CPU reset handler */ |
| 111 | func tegra194_get_cpu_reset_handler_size |
| 112 | adr x0, __tegra194_cpu_reset_handler_end |
| 113 | adr x1, tegra194_cpu_reset_handler |
| 114 | sub x0, x0, x1 |
| 115 | ret |
| 116 | endfunc tegra194_get_cpu_reset_handler_size |
| 117 | |
| 118 | /* return the start address of the CPU reset handler */ |
| 119 | func tegra194_get_cpu_reset_handler_base |
| 120 | adr x0, tegra194_cpu_reset_handler |
| 121 | ret |
| 122 | endfunc tegra194_get_cpu_reset_handler_base |
| 123 | |
Pritesh Raithatha | 75c9443 | 2018-08-03 15:48:15 +0530 | [diff] [blame] | 124 | /* return the size of the MC context */ |
| 125 | func tegra194_get_mc_ctx_offset |
| 126 | adr x0, __tegra194_mc_context |
Varun Wadekar | e0c222f | 2017-11-10 13:23:34 -0800 | [diff] [blame] | 127 | adr x1, tegra194_cpu_reset_handler |
| 128 | sub x0, x0, x1 |
| 129 | ret |
Pritesh Raithatha | 75c9443 | 2018-08-03 15:48:15 +0530 | [diff] [blame] | 130 | endfunc tegra194_get_mc_ctx_offset |
Varun Wadekar | da865de | 2017-11-10 13:27:29 -0800 | [diff] [blame] | 131 | |
| 132 | /* set system suspend state before SC7 entry */ |
| 133 | func tegra194_set_system_suspend_entry |
| 134 | mov x0, #TEGRA_MC_BASE |
| 135 | mov x3, #MC_SECURITY_CFG3_0 |
| 136 | ldr w1, [x0, x3] |
| 137 | lsl x1, x1, #32 |
| 138 | mov x3, #MC_SECURITY_CFG0_0 |
| 139 | ldr w2, [x0, x3] |
| 140 | orr x3, x1, x2 /* TZDRAM base */ |
| 141 | adr x0, __tegra194_system_suspend_state |
| 142 | adr x1, tegra194_cpu_reset_handler |
| 143 | sub x2, x0, x1 /* offset in TZDRAM */ |
| 144 | mov x0, #TEGRA194_STATE_SYSTEM_SUSPEND |
| 145 | lsl x0, x0, #16 |
| 146 | add x0, x0, #TEGRA194_STATE_SYSTEM_SUSPEND |
| 147 | str x0, [x3, x2] /* set value in TZDRAM */ |
| 148 | dsb sy |
| 149 | ret |
| 150 | endfunc tegra194_set_system_suspend_entry |