blob: aed714c666036aabf649cdb8a2c0d75550db8ae3 [file] [log] [blame]
Vikram Kanigiric47e0112015-02-17 11:50:28 +00001/*
Varun Wadekar1384a162017-06-05 14:54:46 -07002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Vikram Kanigiric47e0112015-02-17 11:50:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Vikram Kanigiric47e0112015-02-17 11:50:28 +00005 */
6
7#ifndef __CORTEX_A72_H__
8#define __CORTEX_A72_H__
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +01009#include <utils_def.h>
Vikram Kanigiric47e0112015-02-17 11:50:28 +000010
11/* Cortex-A72 midr for revision 0 */
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010012#define CORTEX_A72_MIDR 0x410FD080
Vikram Kanigiric47e0112015-02-17 11:50:28 +000013
14/*******************************************************************************
15 * CPU Extended Control register specific definitions.
16 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010017#define CORTEX_A72_ECTLR_EL1 S3_1_C15_C2_1
Vikram Kanigiric47e0112015-02-17 11:50:28 +000018
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010019#define CORTEX_A72_ECTLR_SMP_BIT (ULL(1) << 6)
20#define CORTEX_A72_ECTLR_DIS_TWD_ACC_PFTCH_BIT (ULL(1) << 38)
21#define CORTEX_A72_ECTLR_L2_IPFTCH_DIST_MASK (ULL(0x3) << 35)
22#define CORTEX_A72_ECTLR_L2_DPFTCH_DIST_MASK (ULL(0x3) << 32)
Vikram Kanigiric47e0112015-02-17 11:50:28 +000023
24/*******************************************************************************
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053025 * CPU Memory Error Syndrome register specific definitions.
26 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010027#define CORTEX_A72_MERRSR_EL1 S3_1_C15_C2_2
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053028
29/*******************************************************************************
Vikram Kanigiric47e0112015-02-17 11:50:28 +000030 * CPU Auxiliary Control register specific definitions.
31 ******************************************************************************/
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010032#define CORTEX_A72_CPUACTLR_EL1 S3_1_C15_C2_0
Vikram Kanigiric47e0112015-02-17 11:50:28 +000033
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010034#define CORTEX_A72_CPUACTLR_EL1_DISABLE_L1_DCACHE_HW_PFTCH (ULL(1) << 56)
35#define CORTEX_A72_CPUACTLR_EL1_NO_ALLOC_WBWA (ULL(1) << 49)
36#define CORTEX_A72_CPUACTLR_EL1_DCC_AS_DCCI (ULL(1) << 44)
Vikram Kanigiric47e0112015-02-17 11:50:28 +000037
38/*******************************************************************************
39 * L2 Control register specific definitions.
40 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010041#define CORTEX_A72_L2CTLR_EL1 S3_1_C11_C0_2
Vikram Kanigiric47e0112015-02-17 11:50:28 +000042
Varun Wadekar1384a162017-06-05 14:54:46 -070043#define CORTEX_A72_L2CTLR_DATA_RAM_LATENCY_SHIFT 0
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010044#define CORTEX_A72_L2CTLR_TAG_RAM_LATENCY_SHIFT 6
Vikram Kanigiric47e0112015-02-17 11:50:28 +000045
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010046#define CORTEX_A72_L2_DATA_RAM_LATENCY_3_CYCLES 0x2
47#define CORTEX_A72_L2_TAG_RAM_LATENCY_2_CYCLES 0x1
48#define CORTEX_A72_L2_TAG_RAM_LATENCY_3_CYCLES 0x2
Vikram Kanigiric47e0112015-02-17 11:50:28 +000049
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053050/*******************************************************************************
51 * L2 Memory Error Syndrome register specific definitions.
52 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010053#define CORTEX_A72_L2MERRSR_EL1 S3_1_C15_C2_3
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053054
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010055#if !ERROR_DEPRECATED
56/*
57 * These registers were previously wrongly named. Provide previous definitions so
58 * as not to break platforms that continue using them.
59 */
60#define CORTEX_A72_ACTLR CORTEX_A72_CPUACTLR_EL1
61
62#define CORTEX_A72_ACTLR_DISABLE_L1_DCACHE_HW_PFTCH CORTEX_A72_CPUACTLR_EL1_DISABLE_L1_DCACHE_HW_PFTCH
63#define CORTEX_A72_ACTLR_NO_ALLOC_WBWA CORTEX_A72_CPUACTLR_EL1_NO_ALLOC_WBWA
64#define CORTEX_A72_ACTLR_DCC_AS_DCCI CORTEX_A72_CPUACTLR_EL1_DCC_AS_DCCI
65#endif /* !ERROR_DEPRECATED */
66
Vikram Kanigiric47e0112015-02-17 11:50:28 +000067#endif /* __CORTEX_A72_H__ */