blob: a803d8357f85f42d80bd82fca0fdc4486791bedd [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +01002 * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00007#include <assert.h>
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +01008#include <stdbool.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01009#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch.h>
12#include <arch_helpers.h>
13#include <lib/cassert.h>
14#include <lib/utils_def.h>
15#include <lib/xlat_tables/xlat_tables_v2.h>
16
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000017#include "../xlat_tables_private.h"
18
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010019/*
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010020 * Returns true if the provided granule size is supported, false otherwise.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010021 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010022bool xlat_arch_is_granule_size_supported(size_t size)
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010023{
24 u_register_t id_aa64mmfr0_el1 = read_id_aa64mmfr0_el1();
25
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010026 if (size == PAGE_SIZE_4KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010027 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN4_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010028 ID_AA64MMFR0_EL1_TGRAN4_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010029 ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010030 } else if (size == PAGE_SIZE_16KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010031 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN16_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010032 ID_AA64MMFR0_EL1_TGRAN16_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010033 ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010034 } else if (size == PAGE_SIZE_64KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010035 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN64_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010036 ID_AA64MMFR0_EL1_TGRAN64_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010037 ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010038 } else {
39 return 0;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010040 }
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010041}
42
43size_t xlat_arch_get_max_supported_granule_size(void)
44{
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010045 if (xlat_arch_is_granule_size_supported(PAGE_SIZE_64KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010046 return PAGE_SIZE_64KB;
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010047 } else if (xlat_arch_is_granule_size_supported(PAGE_SIZE_16KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010048 return PAGE_SIZE_16KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010049 } else {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010050 assert(xlat_arch_is_granule_size_supported(PAGE_SIZE_4KB));
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010051 return PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010052 }
53}
54
Antonio Nino Diazbafc7532017-10-25 11:53:25 +010055unsigned long long tcr_physical_addr_size_bits(unsigned long long max_addr)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000056{
57 /* Physical address can't exceed 48 bits */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010058 assert((max_addr & ADDR_MASK_48_TO_63) == 0U);
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000059
60 /* 48 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010061 if ((max_addr & ADDR_MASK_44_TO_47) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000062 return TCR_PS_BITS_256TB;
63
64 /* 44 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010065 if ((max_addr & ADDR_MASK_42_TO_43) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000066 return TCR_PS_BITS_16TB;
67
68 /* 42 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010069 if ((max_addr & ADDR_MASK_40_TO_41) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000070 return TCR_PS_BITS_4TB;
71
72 /* 40 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010073 if ((max_addr & ADDR_MASK_36_TO_39) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000074 return TCR_PS_BITS_1TB;
75
76 /* 36 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010077 if ((max_addr & ADDR_MASK_32_TO_35) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000078 return TCR_PS_BITS_64GB;
79
80 return TCR_PS_BITS_4GB;
81}
82
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000083#if ENABLE_ASSERTIONS
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +010084/*
85 * Physical Address ranges supported in the AArch64 Memory Model. Value 0b110 is
86 * supported in ARMv8.2 onwards.
87 */
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000088static const unsigned int pa_range_bits_arr[] = {
89 PARANGE_0000, PARANGE_0001, PARANGE_0010, PARANGE_0011, PARANGE_0100,
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +010090 PARANGE_0101, PARANGE_0110
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000091};
92
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +010093unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000094{
95 u_register_t pa_range = read_id_aa64mmfr0_el1() &
96 ID_AA64MMFR0_EL1_PARANGE_MASK;
97
98 /* All other values are reserved */
99 assert(pa_range < ARRAY_SIZE(pa_range_bits_arr));
100
David Cunadoc1503122018-02-16 21:12:58 +0000101 return (1ULL << pa_range_bits_arr[pa_range]) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000102}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000103#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000104
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100105bool is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000106{
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100107 if (ctx->xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100108 assert(xlat_arch_current_el() >= 1U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100109 return (read_sctlr_el1() & SCTLR_M_BIT) != 0U;
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100110 } else if (ctx->xlat_regime == EL2_REGIME) {
111 assert(xlat_arch_current_el() >= 2U);
112 return (read_sctlr_el2() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100113 } else {
114 assert(ctx->xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100115 assert(xlat_arch_current_el() >= 3U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100116 return (read_sctlr_el3() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100117 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000118}
119
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100120bool is_dcache_enabled(void)
121{
122 unsigned int el = (unsigned int)GET_EL(read_CurrentEl());
123
124 if (el == 1U) {
125 return (read_sctlr_el1() & SCTLR_C_BIT) != 0U;
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100126 } else if (el == 2U) {
127 return (read_sctlr_el2() & SCTLR_C_BIT) != 0U;
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100128 } else {
129 return (read_sctlr_el3() & SCTLR_C_BIT) != 0U;
130 }
131}
132
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100133uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
134{
135 if (xlat_regime == EL1_EL0_REGIME) {
136 return UPPER_ATTRS(UXN) | UPPER_ATTRS(PXN);
137 } else {
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100138 assert((xlat_regime == EL2_REGIME) ||
139 (xlat_regime == EL3_REGIME));
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100140 return UPPER_ATTRS(XN);
141 }
142}
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100143
Antonio Nino Diazad5dc7f2018-07-11 09:46:45 +0100144void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +0100145{
Antonio Nino Diazac998032017-02-27 17:23:54 +0000146 /*
147 * Ensure the translation table write has drained into memory before
148 * invalidating the TLB entry.
149 */
150 dsbishst();
151
Douglas Raillard2d545792017-09-25 15:23:22 +0100152 /*
153 * This function only supports invalidation of TLB entries for the EL3
154 * and EL1&0 translation regimes.
155 *
156 * Also, it is architecturally UNDEFINED to invalidate TLBs of a higher
157 * exception level (see section D4.9.2 of the ARM ARM rev B.a).
158 */
159 if (xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100160 assert(xlat_arch_current_el() >= 1U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100161 tlbivaae1is(TLBI_ADDR(va));
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100162 } else if (xlat_regime == EL2_REGIME) {
163 assert(xlat_arch_current_el() >= 2U);
164 tlbivae2is(TLBI_ADDR(va));
Douglas Raillard2d545792017-09-25 15:23:22 +0100165 } else {
166 assert(xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100167 assert(xlat_arch_current_el() >= 3U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100168 tlbivae3is(TLBI_ADDR(va));
169 }
Antonio Nino Diazac998032017-02-27 17:23:54 +0000170}
171
172void xlat_arch_tlbi_va_sync(void)
173{
174 /*
175 * A TLB maintenance instruction can complete at any time after
176 * it is issued, but is only guaranteed to be complete after the
177 * execution of DSB by the PE that executed the TLB maintenance
178 * instruction. After the TLB invalidate instruction is
179 * complete, no new memory accesses using the invalidated TLB
180 * entries will be observed by any observer of the system
181 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
182 * "Ordering and completion of TLB maintenance instructions".
183 */
184 dsbish();
185
186 /*
187 * The effects of a completed TLB maintenance instruction are
188 * only guaranteed to be visible on the PE that executed the
189 * instruction after the execution of an ISB instruction by the
190 * PE that executed the TLB maintenance instruction.
191 */
192 isb();
193}
194
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100195unsigned int xlat_arch_current_el(void)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100196{
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100197 unsigned int el = (unsigned int)GET_EL(read_CurrentEl());
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100198
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100199 assert(el > 0U);
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100200
201 return el;
202}
203
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100204void setup_mmu_cfg(uint64_t *params, unsigned int flags,
205 const uint64_t *base_table, unsigned long long max_pa,
206 uintptr_t max_va, int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000207{
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100208 uint64_t mair, ttbr0, tcr;
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100209 uintptr_t virtual_addr_space_size;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100210
211 /* Set attributes in the right indices of the MAIR. */
212 mair = MAIR_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
213 mair |= MAIR_ATTR_SET(ATTR_IWBWA_OWBWA_NTR, ATTR_IWBWA_OWBWA_NTR_INDEX);
214 mair |= MAIR_ATTR_SET(ATTR_NON_CACHEABLE, ATTR_NON_CACHEABLE_INDEX);
215
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100216 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100217 * Limit the input address ranges and memory region sizes translated
218 * using TTBR0 to the given virtual address space size.
219 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100220 assert(max_va < ((uint64_t)UINTPTR_MAX));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100221
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100222 virtual_addr_space_size = (uintptr_t)max_va + 1U;
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100223 assert(CHECK_VIRT_ADDR_SPACE_SIZE(virtual_addr_space_size));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100224
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100225 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100226 * __builtin_ctzll(0) is undefined but here we are guaranteed that
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100227 * virtual_addr_space_size is in the range [1,UINTPTR_MAX].
228 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100229 int t0sz = 64 - __builtin_ctzll(virtual_addr_space_size);
230
231 tcr = (uint64_t) t0sz;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100232
233 /*
234 * Set the cacheability and shareability attributes for memory
235 * associated with translation table walks.
236 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100237 if ((flags & XLAT_TABLE_NC) != 0U) {
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100238 /* Inner & outer non-cacheable non-shareable. */
239 tcr |= TCR_SH_NON_SHAREABLE |
240 TCR_RGN_OUTER_NC | TCR_RGN_INNER_NC;
241 } else {
242 /* Inner & outer WBWA & shareable. */
243 tcr |= TCR_SH_INNER_SHAREABLE |
244 TCR_RGN_OUTER_WBA | TCR_RGN_INNER_WBA;
245 }
246
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100247 /*
248 * It is safer to restrict the max physical address accessible by the
249 * hardware as much as possible.
250 */
Antonio Nino Diazbafc7532017-10-25 11:53:25 +0100251 unsigned long long tcr_ps_bits = tcr_physical_addr_size_bits(max_pa);
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100252
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100253 if (xlat_regime == EL1_EL0_REGIME) {
254 /*
255 * TCR_EL1.EPD1: Disable translation table walk for addresses
256 * that are translated using TTBR1_EL1.
257 */
258 tcr |= TCR_EPD1_BIT | (tcr_ps_bits << TCR_EL1_IPS_SHIFT);
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100259 } else if (xlat_regime == EL2_REGIME) {
260 tcr |= TCR_EL2_RES1 | (tcr_ps_bits << TCR_EL2_PS_SHIFT);
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100261 } else {
262 assert(xlat_regime == EL3_REGIME);
263 tcr |= TCR_EL3_RES1 | (tcr_ps_bits << TCR_EL3_PS_SHIFT);
264 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100265
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100266 /* Set TTBR bits as well */
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100267 ttbr0 = (uint64_t) base_table;
268
269#if ARM_ARCH_AT_LEAST(8, 2)
270 /*
271 * Enable CnP bit so as to share page tables with all PEs. This
272 * is mandatory for ARMv8.2 implementations.
273 */
274 ttbr0 |= TTBR_CNP_BIT;
275#endif
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100276
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100277 params[MMU_CFG_MAIR] = mair;
278 params[MMU_CFG_TCR] = tcr;
279 params[MMU_CFG_TTBR0] = ttbr0;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000280}