blob: c4f8701cdf68b65dec152b7b5dcedcc31e60a1e6 [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
2 * Copyright (c) 2015-2018, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_h3_v20.h"
14
Marek Vasut48cc6932018-12-12 16:35:00 +010015
16#define RCAR_QOS_VERSION "rev.0.20"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020017
18#define QOSWT_TIME_BANK0 (20000000U) /* unit:ns */
19
20#define QOSWT_WTEN_ENABLE (0x1U)
21
22#define QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_20 (SL_INIT_SSLOTCLK_H3_20 - 0x5U)
23
24#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U)
25#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U)
26#define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
27#define QOSWT_WTREF_SLOT1_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
28
29#define QOSWT_WTSET0_REQ_SSLOT0 (5U)
30#define WT_BASE_SUB_SLOT_NUM0 (12U)
31#define QOSWT_WTSET0_PERIOD0_H3_20 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_H3_20)-1U)
32#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
33#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U)
34
35#define QOSWT_WTSET1_PERIOD1_H3_20 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_H3_20)-1U)
36#define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
37#define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 -1U)
38
39#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
40
41#if RCAR_REF_INT == RCAR_REF_DEFAULT
42#include "qos_init_h3_v20_mstat195.h"
43#else
44#include "qos_init_h3_v20_mstat390.h"
45#endif
46
47#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
48
49#if RCAR_REF_INT == RCAR_REF_DEFAULT
50#include "qos_init_h3_v20_qoswt195.h"
51#else
52#include "qos_init_h3_v20_qoswt390.h"
53#endif
54
55#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
56
57#endif
58
59static void dbsc_setting(void)
60{
61 uint32_t md = 0;
62
63 /* Register write enable */
64 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
65
66 /* BUFCAM settings */
67 io_write_32(DBSC_DBCAM0CNF1, 0x00043218U); /* dbcam0cnf1 */
68 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4U); /* dbcam0cnf2 */
69 io_write_32(DBSC_DBCAM0CNF3, 0x00000000U); /* dbcam0cnf3 */
70 io_write_32(DBSC_DBSCHCNT0, 0x000F0037U); /* dbschcnt0 */
71 io_write_32(DBSC_DBSCHSZ0, 0x00000001U); /* dbschsz0 */
72 io_write_32(DBSC_DBSCHRW0, 0x22421111U); /* dbschrw0 */
73
74 md = (*((volatile uint32_t *)RST_MODEMR) & 0x000A0000) >> 17;
75
76 switch (md) {
77 case 0x0:
78 /* DDR3200 */
79 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
80 break;
81 case 0x1: /* MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4) */
82 /* DDR2800 */
83 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
84 break;
85 case 0x4: /* MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4) */
86 /* DDR2400 */
87 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
88 break;
89 default: /* MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4) */
90 /* DDR1600 */
91 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
92 break;
93 }
94
95 /* QoS Settings */
96 io_write_32(DBSC_DBSCHQOS00, 0x00000F00U);
97 io_write_32(DBSC_DBSCHQOS01, 0x00000B00U);
98 io_write_32(DBSC_DBSCHQOS02, 0x00000000U);
99 io_write_32(DBSC_DBSCHQOS03, 0x00000000U);
100 io_write_32(DBSC_DBSCHQOS40, 0x00000300U);
101 io_write_32(DBSC_DBSCHQOS41, 0x000002F0U);
102 io_write_32(DBSC_DBSCHQOS42, 0x00000200U);
103 io_write_32(DBSC_DBSCHQOS43, 0x00000100U);
104 io_write_32(DBSC_DBSCHQOS90, 0x00000100U);
105 io_write_32(DBSC_DBSCHQOS91, 0x000000F0U);
106 io_write_32(DBSC_DBSCHQOS92, 0x000000A0U);
107 io_write_32(DBSC_DBSCHQOS93, 0x00000040U);
108 io_write_32(DBSC_DBSCHQOS120, 0x00000040U);
109 io_write_32(DBSC_DBSCHQOS121, 0x00000030U);
110 io_write_32(DBSC_DBSCHQOS122, 0x00000020U);
111 io_write_32(DBSC_DBSCHQOS123, 0x00000010U);
112 io_write_32(DBSC_DBSCHQOS130, 0x00000100U);
113 io_write_32(DBSC_DBSCHQOS131, 0x000000F0U);
114 io_write_32(DBSC_DBSCHQOS132, 0x000000A0U);
115 io_write_32(DBSC_DBSCHQOS133, 0x00000040U);
116 io_write_32(DBSC_DBSCHQOS140, 0x000000C0U);
117 io_write_32(DBSC_DBSCHQOS141, 0x000000B0U);
118 io_write_32(DBSC_DBSCHQOS142, 0x00000080U);
119 io_write_32(DBSC_DBSCHQOS143, 0x00000040U);
120 io_write_32(DBSC_DBSCHQOS150, 0x00000040U);
121 io_write_32(DBSC_DBSCHQOS151, 0x00000030U);
122 io_write_32(DBSC_DBSCHQOS152, 0x00000020U);
123 io_write_32(DBSC_DBSCHQOS153, 0x00000010U);
124
125 /* Register write protect */
126 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
127}
128
129void qos_init_h3_v20(void)
130{
131 dbsc_setting();
132
133 /* DRAM Split Address mapping */
134#if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH) || \
135 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
136 NOTICE("BL2: DRAM Split is 4ch\n");
137 io_write_32(AXI_ADSPLCR0, ADSPLCR0_ADRMODE_DEFAULT
138 | ADSPLCR0_SPLITSEL(0xFFU)
139 | ADSPLCR0_AREA(0x1BU)
140 | ADSPLCR0_SWP);
141 io_write_32(AXI_ADSPLCR1, 0x00000000U);
142 io_write_32(AXI_ADSPLCR2, 0x00001054U);
143 io_write_32(AXI_ADSPLCR3, 0x00000000U);
144#elif RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
145 NOTICE("BL2: DRAM Split is 2ch\n");
146 io_write_32(AXI_ADSPLCR0, 0x00000000U);
147 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
148 | ADSPLCR0_SPLITSEL(0xFFU)
149 | ADSPLCR0_AREA(0x1BU)
150 | ADSPLCR0_SWP);
151 io_write_32(AXI_ADSPLCR2, 0x00001004U);
152 io_write_32(AXI_ADSPLCR3, 0x00000000U);
153#else
154 NOTICE("BL2: DRAM Split is OFF\n");
155#endif
156
157#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
158#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
159 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
160#endif
161
162#if RCAR_REF_INT == RCAR_REF_DEFAULT
163 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
164#else
165 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
166#endif
167
168#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
169 NOTICE("BL2: Periodic Write DQ Training\n");
170#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
171
172 io_write_32(QOSCTRL_RAS, 0x00000044U);
173 io_write_64(QOSCTRL_DANN, 0x0404010002020201UL);
174 io_write_32(QOSCTRL_DANT, 0x0020100AU);
175 io_write_32(QOSCTRL_INSFC, 0x06330001U);
176 io_write_32(QOSCTRL_RACNT0, 0x00010003U);
177
178 /* GPU Boost Mode */
179 io_write_32(QOSCTRL_STATGEN0, 0x00000001U);
180
181 io_write_32(QOSCTRL_SL_INIT,
182 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
183 SL_INIT_SSLOTCLK_H3_20);
184#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
185 io_write_32(QOSCTRL_REF_ARS,
186 ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_20 << 16)));
187#else
188 io_write_32(QOSCTRL_REF_ARS, 0x00330000U);
189#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
190
191 {
192 uint32_t i;
193
194 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
195 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
196 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
197 }
198 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
199 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
200 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
201 }
202#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
203 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
204 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
205 qoswt_fix[i]);
206 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
207 qoswt_fix[i]);
208 }
209 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
210 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
211 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
212 }
213#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
214 }
215
216 /* 3DG bus Leaf setting */
217 io_write_32(GPU_ACT0, 0x00000000U);
218 io_write_32(GPU_ACT1, 0x00000000U);
219 io_write_32(GPU_ACT2, 0x00000000U);
220 io_write_32(GPU_ACT3, 0x00000000U);
221 io_write_32(GPU_ACT4, 0x00000000U);
222 io_write_32(GPU_ACT5, 0x00000000U);
223 io_write_32(GPU_ACT6, 0x00000000U);
224 io_write_32(GPU_ACT7, 0x00000000U);
225
226 /* RT bus Leaf setting */
227 io_write_32(RT_ACT0, 0x00000000U);
228 io_write_32(RT_ACT1, 0x00000000U);
229
230 /* CCI bus Leaf setting */
231 io_write_32(CPU_ACT0, 0x00000003U);
232 io_write_32(CPU_ACT1, 0x00000003U);
233 io_write_32(CPU_ACT2, 0x00000003U);
234 io_write_32(CPU_ACT3, 0x00000003U);
235
236 io_write_32(QOSCTRL_RAEN, 0x00000001U);
237
238#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
239 /* re-write training setting */
240 io_write_32(QOSWT_WTREF,
241 ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
242 io_write_32(QOSWT_WTSET0,
243 ((QOSWT_WTSET0_PERIOD0_H3_20 << 16) |
244 (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
245 io_write_32(QOSWT_WTSET1,
246 ((QOSWT_WTSET1_PERIOD1_H3_20 << 16) |
247 (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
248
249 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
250#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
251
252 io_write_32(QOSCTRL_STATQC, 0x00000001U);
253#else
254 NOTICE("BL2: QoS is None\n");
255
256 io_write_32(QOSCTRL_RAEN, 0x00000001U);
257#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
258}