Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Roberto Vargas | 2ca18d9 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 7 | #include <arch.h> |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 8 | #include <arm_config.h> |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 9 | #include <cassert.h> |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 10 | #include <plat_arm.h> |
Roberto Vargas | 2ca18d9 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 11 | #include <platform.h> |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 12 | #include <platform_def.h> |
Dan Handley | 4d2e49d | 2014-04-11 11:52:12 +0100 | [diff] [blame] | 13 | #include "drivers/pwrc/fvp_pwrc.h" |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 14 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 15 | /* The FVP power domain tree descriptor */ |
Roberto Vargas | 2ca18d9 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 16 | static unsigned char fvp_power_domain_tree_desc[FVP_CLUSTER_COUNT + 2]; |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 17 | |
| 18 | |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 19 | CASSERT(((FVP_CLUSTER_COUNT > 0) && (FVP_CLUSTER_COUNT <= 256)), |
| 20 | assert_invalid_fvp_cluster_count); |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 21 | |
| 22 | /******************************************************************************* |
| 23 | * This function dynamically constructs the topology according to |
| 24 | * FVP_CLUSTER_COUNT and returns it. |
| 25 | ******************************************************************************/ |
| 26 | const unsigned char *plat_get_power_domain_tree_desc(void) |
| 27 | { |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 28 | int i; |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 29 | |
| 30 | /* |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 31 | * The highest level is the system level. The next level is constituted |
| 32 | * by clusters and then cores in clusters. |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 33 | */ |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 34 | fvp_power_domain_tree_desc[0] = 1; |
| 35 | fvp_power_domain_tree_desc[1] = FVP_CLUSTER_COUNT; |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 36 | |
| 37 | for (i = 0; i < FVP_CLUSTER_COUNT; i++) |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 38 | fvp_power_domain_tree_desc[i + 2] = FVP_MAX_CPUS_PER_CLUSTER; |
| 39 | |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 40 | |
| 41 | return fvp_power_domain_tree_desc; |
| 42 | } |
| 43 | |
| 44 | /******************************************************************************* |
| 45 | * This function returns the core count within the cluster corresponding to |
| 46 | * `mpidr`. |
| 47 | ******************************************************************************/ |
| 48 | unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr) |
| 49 | { |
| 50 | return FVP_MAX_CPUS_PER_CLUSTER; |
| 51 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 52 | |
| 53 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 54 | * This function implements a part of the critical interface between the psci |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 55 | * generic layer and the platform that allows the former to query the platform |
| 56 | * to convert an MPIDR to a unique linear index. An error code (-1) is returned |
| 57 | * in case the MPIDR is invalid. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 58 | ******************************************************************************/ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 59 | int plat_core_pos_by_mpidr(u_register_t mpidr) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 60 | { |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 61 | unsigned int clus_id, cpu_id, thread_id; |
| 62 | |
| 63 | /* Validate affinity fields */ |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 64 | if ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) { |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 65 | thread_id = MPIDR_AFFLVL0_VAL(mpidr); |
| 66 | cpu_id = MPIDR_AFFLVL1_VAL(mpidr); |
| 67 | clus_id = MPIDR_AFFLVL2_VAL(mpidr); |
| 68 | } else { |
| 69 | thread_id = 0; |
| 70 | cpu_id = MPIDR_AFFLVL0_VAL(mpidr); |
| 71 | clus_id = MPIDR_AFFLVL1_VAL(mpidr); |
| 72 | } |
| 73 | |
| 74 | if (clus_id >= FVP_CLUSTER_COUNT) |
| 75 | return -1; |
| 76 | if (cpu_id >= FVP_MAX_CPUS_PER_CLUSTER) |
| 77 | return -1; |
| 78 | if (thread_id >= FVP_MAX_PE_PER_CPU) |
| 79 | return -1; |
| 80 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 81 | if (fvp_pwrc_read_psysr(mpidr) == PSYSR_INVALID) |
| 82 | return -1; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 83 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 84 | /* |
| 85 | * Core position calculation for FVP platform depends on the MT bit in |
| 86 | * MPIDR. This function cannot assume that the supplied MPIDR has the MT |
| 87 | * bit set even if the implementation has. For example, PSCI clients |
| 88 | * might supply MPIDR values without the MT bit set. Therefore, we |
| 89 | * inject the current PE's MT bit so as to get the calculation correct. |
| 90 | * This of course assumes that none or all CPUs on the platform has MT |
| 91 | * bit set. |
| 92 | */ |
| 93 | mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 94 | return (int) plat_arm_calc_core_pos(mpidr); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 95 | } |