blob: a093e79225256a8c587b1f4dda1604b0bd2ba456 [file] [log] [blame]
Tony Xief6118cc2016-01-15 17:17:32 +08001/*
2 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __PLAT_PRIVATE_H__
32#define __PLAT_PRIVATE_H__
33
34#ifndef __ASSEMBLY__
35#include <mmio.h>
36#include <stdint.h>
37#include <xlat_tables.h>
Tony Xie42e113e2016-07-16 11:16:51 +080038#include <psci.h>
Tony Xief6118cc2016-01-15 17:17:32 +080039
Caesar Wangd90f43e2016-10-11 09:36:00 +080040#define __sramdata __attribute__((section(".sram.data")))
41#define __sramconst __attribute__((section(".sram.rodata")))
42#define __sramfunc __attribute__((section(".sram.text"))) \
43 __attribute__((noinline))
44
45extern uint32_t __bl31_sram_text_start, __bl31_sram_text_end;
46extern uint32_t __bl31_sram_data_start, __bl31_sram_data_end;
47
Tony Xief6118cc2016-01-15 17:17:32 +080048/******************************************************************************
49 * For rockchip socs pm ops
50 ******************************************************************************/
51struct rockchip_pm_ops_cb {
52 int (*cores_pwr_dm_on)(unsigned long mpidr, uint64_t entrypoint);
53 int (*cores_pwr_dm_off)(void);
54 int (*cores_pwr_dm_on_finish)(void);
55 int (*cores_pwr_dm_suspend)(void);
56 int (*cores_pwr_dm_resume)(void);
Tony Xie42e113e2016-07-16 11:16:51 +080057 /* hlvl is used for clusters or system level */
58 int (*hlvl_pwr_dm_suspend)(uint32_t lvl, plat_local_state_t lvl_state);
59 int (*hlvl_pwr_dm_resume)(uint32_t lvl, plat_local_state_t lvl_state);
60 int (*hlvl_pwr_dm_off)(uint32_t lvl, plat_local_state_t lvl_state);
61 int (*hlvl_pwr_dm_on_finish)(uint32_t lvl,
62 plat_local_state_t lvl_state);
Tony Xief6118cc2016-01-15 17:17:32 +080063 int (*sys_pwr_dm_suspend)(void);
64 int (*sys_pwr_dm_resume)(void);
65 void (*sys_gbl_soft_reset)(void) __dead2;
66 void (*system_off)(void) __dead2;
Caesar Wange67b1de2016-08-17 17:22:10 -070067 void (*sys_pwr_down_wfi)(const psci_power_state_t *state_info) __dead2;
Tony Xief6118cc2016-01-15 17:17:32 +080068};
69
70/******************************************************************************
71 * The register have write-mask bits, it is mean, if you want to set the bits,
72 * you needs set the write-mask bits at the same time,
73 * The write-mask bits is in high 16-bits.
74 * The fllowing macro definition helps access write-mask bits reg efficient!
75 ******************************************************************************/
76#define REG_MSK_SHIFT 16
77
78#ifndef BIT
79#define BIT(nr) (1 << (nr))
80#endif
81
82#ifndef WMSK_BIT
83#define WMSK_BIT(nr) BIT((nr) + REG_MSK_SHIFT)
84#endif
85
86/* set one bit with write mask */
87#ifndef BIT_WITH_WMSK
88#define BIT_WITH_WMSK(nr) (BIT(nr) | WMSK_BIT(nr))
89#endif
90
91#ifndef BITS_SHIFT
92#define BITS_SHIFT(bits, shift) (bits << (shift))
93#endif
94
95#ifndef BITS_WITH_WMASK
Caesar Wang59e41b52016-04-10 14:11:07 +080096#define BITS_WITH_WMASK(bits, msk, shift)\
Tony Xief6118cc2016-01-15 17:17:32 +080097 (BITS_SHIFT(bits, shift) | BITS_SHIFT(msk, (shift + REG_MSK_SHIFT)))
98#endif
99
100/******************************************************************************
101 * Function and variable prototypes
102 *****************************************************************************/
103void plat_configure_mmu_el3(unsigned long total_base,
104 unsigned long total_size,
105 unsigned long,
106 unsigned long,
107 unsigned long,
108 unsigned long);
109
110void plat_cci_init(void);
111void plat_cci_enable(void);
112void plat_cci_disable(void);
113
114void plat_delay_timer_init(void);
115
Caesar Wang3e3c5b02016-05-25 19:03:04 +0800116void params_early_setup(void *plat_params_from_bl2);
117
Tony Xief6118cc2016-01-15 17:17:32 +0800118void plat_rockchip_gic_driver_init(void);
119void plat_rockchip_gic_init(void);
120void plat_rockchip_gic_cpuif_enable(void);
121void plat_rockchip_gic_cpuif_disable(void);
122void plat_rockchip_gic_pcpu_init(void);
123
124void plat_rockchip_pmusram_prepare(void);
125void plat_rockchip_pmu_init(void);
126void plat_rockchip_soc_init(void);
127void plat_setup_rockchip_pm_ops(struct rockchip_pm_ops_cb *ops);
Tony Xie42e113e2016-07-16 11:16:51 +0800128uintptr_t plat_get_sec_entrypoint(void);
Tony Xief6118cc2016-01-15 17:17:32 +0800129
Caesar Wang59e41b52016-04-10 14:11:07 +0800130void platform_cpu_warmboot(void);
131
Caesar Wangef180072016-09-10 02:43:15 +0800132struct gpio_info *plat_get_rockchip_gpio_reset(void);
133struct gpio_info *plat_get_rockchip_gpio_poweroff(void);
134struct gpio_info *plat_get_rockchip_suspend_gpio(uint32_t *count);
Caesar Wang5045a1c2016-09-10 02:47:53 +0800135struct apio_info *plat_get_rockchip_suspend_apio(void);
Caesar Wang038f6aa2016-05-25 19:21:43 +0800136void plat_rockchip_gpio_init(void);
137
Tony Xief6118cc2016-01-15 17:17:32 +0800138extern const unsigned char rockchip_power_domain_tree_desc[];
139
140extern void *pmu_cpuson_entrypoint_start;
141extern void *pmu_cpuson_entrypoint_end;
142extern uint64_t cpuson_entry_point[PLATFORM_CORE_COUNT];
143extern uint32_t cpuson_flags[PLATFORM_CORE_COUNT];
144
145extern const mmap_region_t plat_rk_mmap[];
Caesar Wangd90f43e2016-10-11 09:36:00 +0800146
147void rockchip_plat_sram_mmu_el3(void);
148void plat_rockchip_mem_prepare(void);
149
Tony Xief6118cc2016-01-15 17:17:32 +0800150#endif /* __ASSEMBLY__ */
151
Tony Xie42e113e2016-07-16 11:16:51 +0800152/******************************************************************************
153 * cpu up status
154 * The bits of macro value is not more than 12 bits for cmp instruction!
155 ******************************************************************************/
156#define PMU_CPU_HOTPLUG 0xf00
157#define PMU_CPU_AUTO_PWRDN 0xf0
158#define PMU_CLST_RET 0xa5
Tony Xief6118cc2016-01-15 17:17:32 +0800159
160#endif /* __PLAT_PRIVATE_H__ */