blob: d43555382dc15a99d6df556fccd3e318b16bdd6b [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7c6df5b2018-01-15 14:43:42 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
7#include <arch.h>
8#include <arm_def.h>
Antonio Nino Diazf09d0032017-04-11 14:04:56 +01009#include <arm_xlat_tables.h>
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010010#include <assert.h>
Roberto Vargas2ca18d92018-02-12 12:36:17 +000011#include <bl1.h>
Dan Handley9df48042015-03-19 18:58:55 +000012#include <bl_common.h>
Dan Handley9df48042015-03-19 18:58:55 +000013#include <plat_arm.h>
Roberto Vargas2ca18d92018-02-12 12:36:17 +000014#include <platform.h>
Isla Mitchelld2548792017-07-14 10:48:25 +010015#include <platform_def.h>
Juan Castillob6132f12015-10-06 14:01:35 +010016#include <sp805.h>
Sandrine Bailleux28ee10f2016-06-15 15:44:27 +010017#include <utils.h>
Sandrine Bailleuxd7c47502015-10-02 09:32:35 +010018#include "../../../bl1/bl1_private.h"
Dan Handley9df48042015-03-19 18:58:55 +000019
Dan Handley9df48042015-03-19 18:58:55 +000020/* Weak definitions may be overridden in specific ARM standard platform */
21#pragma weak bl1_early_platform_setup
22#pragma weak bl1_plat_arch_setup
23#pragma weak bl1_platform_setup
24#pragma weak bl1_plat_sec_mem_layout
Yatharth Kocharede39cb2016-11-14 12:01:04 +000025#pragma weak bl1_plat_prepare_exit
Dan Handley9df48042015-03-19 18:58:55 +000026
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010027#define MAP_BL1_TOTAL MAP_REGION_FLAT( \
28 bl1_tzram_layout.total_base, \
29 bl1_tzram_layout.total_size, \
30 MT_MEMORY | MT_RW | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010031/*
32 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
33 * otherwise one region is defined containing both
34 */
35#if SEPARATE_CODE_AND_RODATA
36#define MAP_BL1_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010037 BL_CODE_BASE, \
38 BL1_CODE_END - BL_CODE_BASE, \
Daniel Boulby4e97abd2018-07-16 14:09:15 +010039 MT_CODE | MT_SECURE), \
40 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010041 BL1_RO_DATA_BASE, \
42 BL1_RO_DATA_END \
43 - BL_RO_DATA_BASE, \
44 MT_RO_DATA | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010045#else
46#define MAP_BL1_RO MAP_REGION_FLAT( \
47 BL_CODE_BASE, \
48 BL1_CODE_END - BL_CODE_BASE, \
49 MT_CODE | MT_SECURE)
50#endif
Dan Handley9df48042015-03-19 18:58:55 +000051
52/* Data structure which holds the extents of the trusted SRAM for BL1*/
53static meminfo_t bl1_tzram_layout;
54
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020055struct meminfo *bl1_plat_sec_mem_layout(void)
Dan Handley9df48042015-03-19 18:58:55 +000056{
57 return &bl1_tzram_layout;
58}
59
60/*******************************************************************************
61 * BL1 specific platform actions shared between ARM standard platforms.
62 ******************************************************************************/
63void arm_bl1_early_platform_setup(void)
64{
Dan Handley9df48042015-03-19 18:58:55 +000065
Juan Castillob6132f12015-10-06 14:01:35 +010066#if !ARM_DISABLE_TRUSTED_WDOG
67 /* Enable watchdog */
68 sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL);
69#endif
70
Dan Handley9df48042015-03-19 18:58:55 +000071 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010072 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000073
74 /* Allow BL1 to see the whole Trusted RAM */
75 bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
76 bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
77
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010078#if !LOAD_IMAGE_V2
Dan Handley9df48042015-03-19 18:58:55 +000079 /* Calculate how much RAM BL1 is using and how much remains free */
80 bl1_tzram_layout.free_base = ARM_BL_RAM_BASE;
81 bl1_tzram_layout.free_size = ARM_BL_RAM_SIZE;
82 reserve_mem(&bl1_tzram_layout.free_base,
83 &bl1_tzram_layout.free_size,
84 BL1_RAM_BASE,
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010085 BL1_RAM_LIMIT - BL1_RAM_BASE);
86#endif /* LOAD_IMAGE_V2 */
Dan Handley9df48042015-03-19 18:58:55 +000087}
88
89void bl1_early_platform_setup(void)
90{
91 arm_bl1_early_platform_setup();
92
93 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000094 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +000095 * No need for locks as no other CPU is active.
96 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000097 plat_arm_interconnect_init();
Dan Handley9df48042015-03-19 18:58:55 +000098 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000099 * Enable Interconnect coherency for the primary CPU's cluster.
Dan Handley9df48042015-03-19 18:58:55 +0000100 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000101 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000102}
103
104/******************************************************************************
105 * Perform the very early platform specific architecture setup shared between
106 * ARM standard platforms. This only does basic initialization. Later
107 * architectural setup (bl1_arch_setup()) does not do anything platform
108 * specific.
109 *****************************************************************************/
110void arm_bl1_plat_arch_setup(void)
111{
Dan Handley9df48042015-03-19 18:58:55 +0000112#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100113 /* ARM platforms dont use coherent memory in BL1 */
114 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000115#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100116
117 const mmap_region_t bl_regions[] = {
118 MAP_BL1_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100119 MAP_BL1_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100120#if USE_ROMLIB
121 ARM_MAP_ROMLIB_CODE,
122 ARM_MAP_ROMLIB_DATA,
123 #endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100124 {0}
125 };
126
127 arm_setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100128#ifdef AARCH32
Antonio Nino Diaz533d3a82018-08-07 16:35:19 +0100129 enable_mmu_svc_mon(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100130#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100131 enable_mmu_el3(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100132#endif /* AARCH32 */
Roberto Vargase3adc372018-05-23 09:27:06 +0100133
134 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000135}
136
137void bl1_plat_arch_setup(void)
138{
139 arm_bl1_plat_arch_setup();
140}
141
142/*
143 * Perform the platform specific architecture setup shared between
144 * ARM standard platforms.
145 */
146void arm_bl1_platform_setup(void)
147{
148 /* Initialise the IO layer and register platform IO devices */
149 plat_arm_io_setup();
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000150#if LOAD_IMAGE_V2
151 arm_load_tb_fw_config();
152#endif
Soby Mathewd969a7e2018-06-11 16:40:36 +0100153 /*
154 * Allow access to the System counter timer module and program
155 * counter frequency for non secure images during FWU
156 */
157 arm_configure_sys_timer();
158 write_cntfrq_el0(plat_get_syscnt_freq2());
Dan Handley9df48042015-03-19 18:58:55 +0000159}
160
161void bl1_platform_setup(void)
162{
163 arm_bl1_platform_setup();
164}
165
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000166void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
167{
Juan Castillob6132f12015-10-06 14:01:35 +0100168#if !ARM_DISABLE_TRUSTED_WDOG
169 /* Disable watchdog before leaving BL1 */
170 sp805_stop(ARM_SP805_TWDG_BASE);
171#endif
172
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000173#ifdef EL3_PAYLOAD_BASE
174 /*
175 * Program the EL3 payload's entry point address into the CPUs mailbox
176 * in order to release secondary CPUs from their holding pen and make
177 * them jump there.
178 */
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100179 plat_arm_program_trusted_mailbox(ep_info->pc);
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000180 dsbsy();
181 sev();
182#endif
183}
Soby Mathew94273572018-03-07 11:32:04 +0000184
185/*******************************************************************************
186 * The following function checks if Firmware update is needed,
187 * by checking if TOC in FIP image is valid or not.
188 ******************************************************************************/
189unsigned int bl1_plat_get_next_image_id(void)
190{
191 if (!arm_io_is_toc_valid())
192 return NS_BL1U_IMAGE_ID;
193
194 return BL2_IMAGE_ID;
195}