blob: 6860e36bc392fdbd26b4f0e9e127dd095881cf7b [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Antonio Nino Diaz719bf852017-02-23 17:22:58 +00002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
7#include <arch.h>
8#include <arm_def.h>
Antonio Nino Diazf09d0032017-04-11 14:04:56 +01009#include <arm_xlat_tables.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <bl_common.h>
Dan Handley9df48042015-03-19 18:58:55 +000011#include <console.h>
Dan Handley9df48042015-03-19 18:58:55 +000012#include <plat_arm.h>
Isla Mitchelld2548792017-07-14 10:48:25 +010013#include <platform_def.h>
Juan Castillob6132f12015-10-06 14:01:35 +010014#include <sp805.h>
Sandrine Bailleux28ee10f2016-06-15 15:44:27 +010015#include <utils.h>
Sandrine Bailleuxd7c47502015-10-02 09:32:35 +010016#include "../../../bl1/bl1_private.h"
Dan Handley9df48042015-03-19 18:58:55 +000017
Dan Handley9df48042015-03-19 18:58:55 +000018/* Weak definitions may be overridden in specific ARM standard platform */
19#pragma weak bl1_early_platform_setup
20#pragma weak bl1_plat_arch_setup
21#pragma weak bl1_platform_setup
22#pragma weak bl1_plat_sec_mem_layout
Yatharth Kocharede39cb2016-11-14 12:01:04 +000023#pragma weak bl1_plat_prepare_exit
Dan Handley9df48042015-03-19 18:58:55 +000024
25
26/* Data structure which holds the extents of the trusted SRAM for BL1*/
27static meminfo_t bl1_tzram_layout;
28
29meminfo_t *bl1_plat_sec_mem_layout(void)
30{
31 return &bl1_tzram_layout;
32}
33
34/*******************************************************************************
35 * BL1 specific platform actions shared between ARM standard platforms.
36 ******************************************************************************/
37void arm_bl1_early_platform_setup(void)
38{
Dan Handley9df48042015-03-19 18:58:55 +000039
Juan Castillob6132f12015-10-06 14:01:35 +010040#if !ARM_DISABLE_TRUSTED_WDOG
41 /* Enable watchdog */
42 sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL);
43#endif
44
Dan Handley9df48042015-03-19 18:58:55 +000045 /* Initialize the console to provide early debug support */
46 console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
47 ARM_CONSOLE_BAUDRATE);
48
49 /* Allow BL1 to see the whole Trusted RAM */
50 bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
51 bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
52
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010053#if !LOAD_IMAGE_V2
Dan Handley9df48042015-03-19 18:58:55 +000054 /* Calculate how much RAM BL1 is using and how much remains free */
55 bl1_tzram_layout.free_base = ARM_BL_RAM_BASE;
56 bl1_tzram_layout.free_size = ARM_BL_RAM_SIZE;
57 reserve_mem(&bl1_tzram_layout.free_base,
58 &bl1_tzram_layout.free_size,
59 BL1_RAM_BASE,
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010060 BL1_RAM_LIMIT - BL1_RAM_BASE);
61#endif /* LOAD_IMAGE_V2 */
Dan Handley9df48042015-03-19 18:58:55 +000062}
63
64void bl1_early_platform_setup(void)
65{
66 arm_bl1_early_platform_setup();
67
68 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000069 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +000070 * No need for locks as no other CPU is active.
71 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000072 plat_arm_interconnect_init();
Dan Handley9df48042015-03-19 18:58:55 +000073 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000074 * Enable Interconnect coherency for the primary CPU's cluster.
Dan Handley9df48042015-03-19 18:58:55 +000075 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000076 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +000077}
78
79/******************************************************************************
80 * Perform the very early platform specific architecture setup shared between
81 * ARM standard platforms. This only does basic initialization. Later
82 * architectural setup (bl1_arch_setup()) does not do anything platform
83 * specific.
84 *****************************************************************************/
85void arm_bl1_plat_arch_setup(void)
86{
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010087 arm_setup_page_tables(bl1_tzram_layout.total_base,
Dan Handley9df48042015-03-19 18:58:55 +000088 bl1_tzram_layout.total_size,
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +010089 BL_CODE_BASE,
Masahiro Yamada51bef612017-01-18 02:10:08 +090090 BL1_CODE_END,
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +010091 BL1_RO_DATA_BASE,
Masahiro Yamada51bef612017-01-18 02:10:08 +090092 BL1_RO_DATA_END
Dan Handley9df48042015-03-19 18:58:55 +000093#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +090094 , BL_COHERENT_RAM_BASE,
95 BL_COHERENT_RAM_END
Dan Handley9df48042015-03-19 18:58:55 +000096#endif
97 );
Yatharth Kochar88ac53b2016-07-04 11:03:49 +010098#ifdef AARCH32
99 enable_mmu_secure(0);
100#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100101 enable_mmu_el3(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100102#endif /* AARCH32 */
Dan Handley9df48042015-03-19 18:58:55 +0000103}
104
105void bl1_plat_arch_setup(void)
106{
107 arm_bl1_plat_arch_setup();
108}
109
110/*
111 * Perform the platform specific architecture setup shared between
112 * ARM standard platforms.
113 */
114void arm_bl1_platform_setup(void)
115{
116 /* Initialise the IO layer and register platform IO devices */
117 plat_arm_io_setup();
118}
119
120void bl1_platform_setup(void)
121{
122 arm_bl1_platform_setup();
123}
124
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000125void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
126{
Juan Castillob6132f12015-10-06 14:01:35 +0100127#if !ARM_DISABLE_TRUSTED_WDOG
128 /* Disable watchdog before leaving BL1 */
129 sp805_stop(ARM_SP805_TWDG_BASE);
130#endif
131
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000132#ifdef EL3_PAYLOAD_BASE
133 /*
134 * Program the EL3 payload's entry point address into the CPUs mailbox
135 * in order to release secondary CPUs from their holding pen and make
136 * them jump there.
137 */
138 arm_program_trusted_mailbox(ep_info->pc);
139 dsbsy();
140 sev();
141#endif
142}