blob: 117909de9be25dd18aeab41c9f21db087f877aa1 [file] [log] [blame]
Olivier Deprezbcaa0682020-04-01 21:28:26 +02001/*
2 * Copyright (c) 2020, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6/dts-v1/;
7
8#define AFF 00
9
10#include "fvp-defs.dtsi"
11#undef POST
12#define POST \
13 };
14
15/ {
16 compatible = "arm,ffa-core-manifest-1.0";
17 #address-cells = <2>;
18 #size-cells = <1>;
19
20 attribute {
21 spmc_id = <0x8000>;
22 maj_ver = <0x1>;
23 min_ver = <0x0>;
24 exec_state = <0x0>;
25 load_address = <0x0 0x6000000>;
26 entrypoint = <0x0 0x6000000>;
27 binary_size = <0x80000>;
28 };
29
Olivier Deprezbcaa0682020-04-01 21:28:26 +020030 hypervisor {
31 compatible = "hafnium,hafnium";
32 vm1 {
33 is_ffa_partition;
34 debug_name = "op-tee";
35 load_address = <0x6280000>;
36 smc_whitelist = <0xbe000000>;
37 };
38 };
39
40 cpus {
41 #address-cells = <0x2>;
42 #size-cells = <0x0>;
43
44 CPU_0
45
46 /*
Olivier Deprez8f6f2682020-10-08 08:38:58 +020047 * SPMC (Hafnium) requires secondary core nodes are declared
Olivier Deprezbcaa0682020-04-01 21:28:26 +020048 * in descending order.
49 */
50 CPU_7
51 CPU_6
52 CPU_5
53 CPU_4
54 CPU_3
55 CPU_2
56 CPU_1
57 };
58
Olivier Deprez8f6f2682020-10-08 08:38:58 +020059 memory@6000000 {
Olivier Deprezbcaa0682020-04-01 21:28:26 +020060 device_type = "memory";
61 reg = <0x0 0x6000000 0x2000000>; /* Trusted DRAM */
62 };
63};