blob: 578bd59876a8681ab7e2ae8b78eba0aa063ea5e1 [file] [log] [blame]
Jeenu Viswambharan615ff392016-10-24 14:31:51 +01001#
Alexei Fedorovf11aeb72020-10-06 15:54:12 +01002# Copyright (c) 2016-2020, ARM Limited. All rights reserved.
Jeenu Viswambharan615ff392016-10-24 14:31:51 +01003#
dp-armfa3cf0b2017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Jeenu Viswambharan615ff392016-10-24 14:31:51 +01005#
6
7# Default, static values for build variables, listed in alphabetic order.
8# Dependencies between build options, if any, are handled in the top-level
9# Makefile, after this file is included. This ensures that the former is better
10# poised to handle dependencies, as all build variables would have a default
11# value by then.
12
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010013# Use T32 by default
14AARCH32_INSTRUCTION_SET := T32
15
Jeenu Viswambharan615ff392016-10-24 14:31:51 +010016# The AArch32 Secure Payload to be built as BL32 image
17AARCH32_SP := none
18
19# The Target build architecture. Supported values are: aarch64, aarch32.
20ARCH := aarch64
21
Jeenu Viswambharanfca76802017-01-16 16:52:35 +000022# ARM Architecture major and minor versions: 8.0 by default.
23ARM_ARCH_MAJOR := 8
24ARM_ARCH_MINOR := 0
25
Jeenu Viswambharan615ff392016-10-24 14:31:51 +010026# Base commit to perform code check on
27BASE_COMMIT := origin/master
28
Roberto Vargase0e99462017-10-30 14:43:43 +000029# Execute BL2 at EL3
30BL2_AT_EL3 := 0
31
Jiafei Pan43a7bf42018-03-21 07:20:09 +000032# BL2 image is stored in XIP memory, for now, this option is only supported
33# when BL2_AT_EL3 is 1.
34BL2_IN_XIP_MEM := 0
35
Hadi Asyrafi461f8f42019-08-20 15:33:27 +080036# Do dcache invalidate upon BL2 entry at EL3
37BL2_INV_DCACHE := 1
38
Alexei Fedorov90f2e882019-05-24 12:17:09 +010039# Select the branch protection features to use.
40BRANCH_PROTECTION := 0
41
Jeenu Viswambharan615ff392016-10-24 14:31:51 +010042# By default, consider that the platform may release several CPUs out of reset.
43# The platform Makefile is free to override this value.
44COLD_BOOT_SINGLE_CPU := 0
45
Julius Wernerb624ae02017-06-09 15:17:15 -070046# Flag to compile in coreboot support code. Exclude by default. The coreboot
47# Makefile system will set this when compiling TF as part of a coreboot image.
48COREBOOT := 0
49
Jeenu Viswambharan615ff392016-10-24 14:31:51 +010050# For Chain of Trust
51CREATE_KEYS := 1
52
53# Build flag to include AArch32 registers in cpu context save and restore during
54# world switch. This flag must be set to 0 for AArch64-only platforms.
55CTX_INCLUDE_AARCH32_REGS := 1
56
57# Include FP registers in cpu context
58CTX_INCLUDE_FPREGS := 0
59
Antonio Nino Diaz594811b2019-01-31 11:58:00 +000060# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This
61# must be set to 1 if the platform wants to use this feature in the Secure
62# world. It is not needed to use it in the Non-secure world.
63CTX_INCLUDE_PAUTH_REGS := 0
64
Arunachalam Ganapathydd3ec7e2020-05-28 11:57:09 +010065# Include Nested virtualization control (Armv8.4-NV) registers in cpu context.
66# This must be set to 1 if architecture implements Nested Virtualization
67# Extension and platform wants to use this feature in the Secure world
68CTX_INCLUDE_NEVE_REGS := 0
69
Jeenu Viswambharan615ff392016-10-24 14:31:51 +010070# Debug build
71DEBUG := 0
72
Sumit Garg392e4df2019-11-15 10:43:00 +053073# By default disable authenticated decryption support.
74DECRYPTION_SUPPORT := none
75
Jeenu Viswambharan615ff392016-10-24 14:31:51 +010076# Build platform
77DEFAULT_PLAT := fvp
78
Christoph Müllner4f088e42019-04-24 09:45:30 +020079# Disable the generation of the binary image (ELF only).
80DISABLE_BIN_GENERATION := 0
81
Soby Mathew9fe88042018-03-26 12:43:37 +010082# Enable capability to disable authentication dynamically. Only meant for
83# development platforms.
84DYN_DISABLE_AUTH := 0
85
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +010086# Build option to enable MPAM for lower ELs
87ENABLE_MPAM_FOR_LOWER_ELS := 0
88
Soby Mathew078f1a42018-08-28 11:13:55 +010089# Flag to Enable Position Independant support (PIE)
90ENABLE_PIE := 0
91
Jeenu Viswambharan615ff392016-10-24 14:31:51 +010092# Flag to enable Performance Measurement Framework
93ENABLE_PMF := 0
94
95# Flag to enable PSCI STATs functionality
96ENABLE_PSCI_STAT := 0
97
98# Flag to enable runtime instrumentation using PMF
99ENABLE_RUNTIME_INSTRUMENTATION := 0
100
Douglas Raillard306593d2017-02-24 18:14:15 +0000101# Flag to enable stack corruption protection
102ENABLE_STACK_PROTECTOR := 0
103
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100104# Flag to enable exception handling in EL3
105EL3_EXCEPTION_HANDLING := 0
106
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100107# Flag to enable Branch Target Identification.
108# Internal flag not meant for direct setting.
109# Use BRANCH_PROTECTION to enable BTI.
110ENABLE_BTI := 0
111
112# Flag to enable Pointer Authentication.
113# Internal flag not meant for direct setting.
114# Use BRANCH_PROTECTION to enable PAUTH.
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000115ENABLE_PAUTH := 0
116
Sumit Gargeec52442019-11-14 16:33:45 +0530117# By default BL31 encryption disabled
118ENCRYPT_BL31 := 0
119
120# By default BL32 encryption disabled
121ENCRYPT_BL32 := 0
122
123# Default dummy firmware encryption key
124ENC_KEY := 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef
125
126# Default dummy nonce for firmware encryption
127ENC_NONCE := 1234567890abcdef12345678
128
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100129# Build flag to treat usage of deprecated platform and framework APIs as error.
130ERROR_DEPRECATED := 0
131
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000132# Fault injection support
133FAULT_INJECTION_SUPPORT := 0
134
Masahiro Yamada4d87eb42016-12-25 13:52:22 +0900135# Byte alignment that each component in FIP is aligned to
136FIP_ALIGN := 0
137
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100138# Default FIP file name
139FIP_NAME := fip.bin
140
141# Default FWU_FIP file name
142FWU_FIP_NAME := fwu_fip.bin
143
Sumit Gargeec52442019-11-14 16:33:45 +0530144# By default firmware encryption with SSK
145FW_ENC_STATUS := 0
146
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100147# For Chain of Trust
148GENERATE_COT := 0
149
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100150# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
151# default, they are for Secure EL1.
152GICV2_G0_FOR_EL3 := 0
153
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000154# Route External Aborts to EL3. Disabled by default; External Aborts are handled
155# by lower ELs.
156HANDLE_EA_EL3_FIRST := 0
157
Alexei Fedorovf11aeb72020-10-06 15:54:12 +0100158# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512.
159# The default value is sha256.
160HASH_ALG := sha256
161
Jeenu Viswambharana10d64e2017-01-04 13:51:42 +0000162# Whether system coherency is managed in hardware, without explicit software
163# operations.
164HW_ASSISTED_COHERENCY := 0
165
Soby Mathew13b16052017-08-31 11:49:32 +0100166# Set the default algorithm for the generation of Trusted Board Boot keys
167KEY_ALG := rsa
168
Leonardo Sandoval849f7af2020-06-18 17:32:55 -0500169# Set the default key size in case KEY_ALG is rsa
170ifeq ($(KEY_ALG),rsa)
171KEY_SIZE := 2048
172endif
173
Alexei Fedorov913cb7e2020-01-23 14:27:38 +0000174# Option to build TF with Measured Boot support
175MEASURED_BOOT := 0
176
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100177# NS timer register save and restore
178NS_TIMER_SWITCH := 0
179
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800180# Include lib/libc in the final image
181OVERRIDE_LIBC := 0
182
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100183# Build PL011 UART driver in minimal generic UART mode
184PL011_GENERIC_UART := 0
185
186# By default, consider that the platform's reset address is not programmable.
187# The platform Makefile is free to override this value.
188PROGRAMMABLE_RESET_ADDRESS := 0
189
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000190# Flag used to choose the power state format: Extended State-ID or Original
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100191PSCI_EXTENDED_STATE_ID := 0
192
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100193# Enable RAS support
194RAS_EXTENSION := 0
195
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100196# By default, BL1 acts as the reset handler, not BL31
197RESET_TO_BL31 := 0
198
199# For Chain of Trust
200SAVE_KEYS := 0
201
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100202# Software Delegated Exception support
203SDEI_SUPPORT := 0
204
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100205# Whether code and read-only data should be put on separate memory pages. The
206# platform Makefile is free to override this value.
207SEPARATE_CODE_AND_RODATA := 0
208
Samuel Holland31a14e12018-10-17 21:40:18 -0500209# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a
210# separate memory region, which may be discontiguous from the rest of BL31.
211SEPARATE_NOBITS_REGION := 0
212
Daniel Boulby468f0d72018-09-18 11:45:51 +0100213# If the BL31 image initialisation code is recalimed after use for the secondary
214# cores stack
215RECLAIM_INIT_CODE := 0
216
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100217# SPD choice
218SPD := none
219
Paul Beesleyfe975b42019-09-16 11:29:03 +0000220# Enable the Management Mode (MM)-based Secure Partition Manager implementation
221SPM_MM := 0
Antonio Nino Diaz8cd7ea32018-10-30 11:08:08 +0000222
Max Shvetsove7fd80e2020-02-25 13:55:00 +0000223# Use SPM at S-EL2 as a default config for SPMD
224SPMD_SPM_AT_SEL2 := 1
225
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100226# Flag to introduce an infinite loop in BL1 just before it exits into the next
227# image. This is meant to help debugging the post-BL2 phase.
228SPIN_ON_BL1_EXIT := 0
229
230# Flags to build TF with Trusted Boot support
231TRUSTED_BOARD_BOOT := 0
232
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +0100233# Build option to choose whether Trusted Firmware uses Coherent memory or not.
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100234USE_COHERENT_MEM := 1
235
Olivier Deprezcb4c5622019-09-19 17:46:46 +0200236# Build option to add debugfs support
237USE_DEBUGFS := 0
238
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100239# Build option to fconf based io
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100240ARM_IO_IN_DTB := 0
241
242# Build option to support SDEI through fconf
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500243SDEI_IN_FCONF := 0
244
245# Build option to support Secure Interrupt descriptors through fconf
246SEC_INT_DESC_IN_FCONF := 0
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100247
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +0100248# Build option to choose whether Trusted Firmware uses library at ROM
249USE_ROMLIB := 0
Roberto Vargase92111a2018-05-22 16:05:42 +0100250
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000251# Build option to choose whether the xlat tables of BL images can be read-only.
252# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES,
253# which is the per BL-image option that actually enables the read-only tables
254# API. The reason for having this additional option is to have a common high
255# level makefile where we can check for incompatible features/build options.
256ALLOW_RO_XLAT_TABLES := 0
257
Sandrine Bailleuxd4c1d442020-01-15 10:23:25 +0100258# Chain of trust.
259COT := tbbr
260
Masahiro Yamadaa27c1662017-05-22 12:11:24 +0900261# Use tbbr_oid.h instead of platform_oid.h
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +0100262USE_TBBR_DEFS := 1
Masahiro Yamadaa27c1662017-05-22 12:11:24 +0900263
Jeenu Viswambharan615ff392016-10-24 14:31:51 +0100264# Build verbosity
265V := 0
Soby Mathew043fe9c2017-04-10 22:35:42 +0100266
267# Whether to enable D-Cache early during warm boot. This is usually
268# applicable for platforms wherein interconnect programming is not
269# required to enable cache coherency after warm reset (eg: single cluster
270# platforms).
271WARMBOOT_ENABLE_DCACHE_EARLY := 0
dp-armee3457b2017-05-23 09:32:49 +0100272
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100273# Build option to enable/disable the Statistical Profiling Extensions
dp-armee3457b2017-05-23 09:32:49 +0100274ENABLE_SPE_FOR_LOWER_ELS := 1
275
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100276# SPE is only supported on AArch64 so disable it on AArch32.
dp-armee3457b2017-05-23 09:32:49 +0100277ifeq (${ARCH},aarch32)
278 override ENABLE_SPE_FOR_LOWER_ELS := 0
dp-armee3457b2017-05-23 09:32:49 +0100279endif
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100280
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100281# Include Memory Tagging Extension registers in cpu context. This must be set
282# to 1 if the platform wants to use this feature in the Secure world and MTE is
283# enabled at ELX.
284CTX_INCLUDE_MTE_REGS := 0
285
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100286ENABLE_AMU := 0
David Cunadoce88eee2017-10-20 11:30:57 +0100287
288# By default, enable Scalable Vector Extension if implemented for Non-secure
289# lower ELs
290# Note SVE is only supported on AArch64 - therefore do not enable in AArch32
291ifneq (${ARCH},aarch32)
292 ENABLE_SVE_FOR_NS := 1
293else
294 override ENABLE_SVE_FOR_NS := 0
295endif
Justin Chadwell83e04882019-08-20 11:01:52 +0100296
297SANITIZE_UB := off
Soby Mathewad042012019-09-25 14:03:41 +0100298
299# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock
300# implementation variant using the ARMv8.1-LSE compare-and-swap instruction.
301# Default: disabled
302USE_SPINLOCK_CAS := 0
zelalem-aweked5f45272019-11-12 16:20:17 -0600303
304# Enable Link Time Optimization
305ENABLE_LTO := 0
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000306
307# Build flag to include EL2 registers in cpu context save and restore during
308# S-EL2 firmware entry/exit. This flag is to be used with SPD=spmd option.
309# Default is 0.
310CTX_INCLUDE_EL2_REGS := 0
Manish V Badarkhe75c972a2020-03-22 05:06:38 +0000311
312# Enable Memory tag extension which is supported for architecture greater
313# than Armv8.5-A
314# By default it is set to "no"
315SUPPORT_STACK_MEMTAG := no
Manish V Badarkhe2801ed42020-04-28 04:53:32 +0100316
317# Select workaround for AT speculative behaviour.
318ERRATA_SPECULATIVE_AT := 0
Varun Wadekar92234852020-06-12 10:11:28 -0700319
320# Trap RAS error record access from lower EL
321RAS_TRAP_LOWER_EL_ERR_ACCESS := 0
Manish V Badarkhead339892020-06-29 10:32:53 +0100322
323# Build option to create cot descriptors using fconf
324COT_DESC_IN_DTB := 0
Manish V Badarkhe3589b702020-07-29 10:58:44 +0100325
326# Build option to provide openssl directory path
327OPENSSL_DIR := /usr
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500328
329# Build option to use the SP804 timer instead of the generic one
330USE_SP804_TIMER := 0