blob: 4a72714578f9aa1c8cf545e08013eb3a599d1f4b [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7d5a2e72018-01-10 15:59:31 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <arm_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <assert.h>
11#include <bl_common.h>
Dan Handley9df48042015-03-19 18:58:55 +000012#include <console.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010013#include <debug.h>
Dan Handley9df48042015-03-19 18:58:55 +000014#include <mmio.h>
15#include <plat_arm.h>
16#include <platform.h>
17
Soby Mathewa0fedc42016-06-16 14:52:04 +010018#define BL31_END (uintptr_t)(&__BL31_END__)
Dan Handley9df48042015-03-19 18:58:55 +000019
Dan Handley9df48042015-03-19 18:58:55 +000020/*
21 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000022 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000023 */
24static entry_point_info_t bl32_image_ep_info;
25static entry_point_info_t bl33_image_ep_info;
26
27
28/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000029#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000030#pragma weak bl31_platform_setup
31#pragma weak bl31_plat_arch_setup
32#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000033
34
35/*******************************************************************************
36 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000037 * security state specified. BL33 corresponds to the non-secure image type
38 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000039 * if the image does not exist.
40 ******************************************************************************/
41entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
42{
43 entry_point_info_t *next_image_info;
44
45 assert(sec_state_is_valid(type));
46 next_image_info = (type == NON_SECURE)
47 ? &bl33_image_ep_info : &bl32_image_ep_info;
48 /*
49 * None of the images on the ARM development platforms can have 0x0
50 * as the entrypoint
51 */
52 if (next_image_info->pc)
53 return next_image_info;
54 else
55 return NULL;
56}
57
58/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +000059 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +000060 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
61 * in BL2 & S-EL3 in BL1) before they are lost (potentially). This needs to be
62 * done before the MMU is initialized so that the memory layout can be used
63 * while creating page tables. BL2 has flushed this information to memory, so
64 * we are guaranteed to pick up good data.
65 ******************************************************************************/
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010066#if LOAD_IMAGE_V2
Soby Mathew7d5a2e72018-01-10 15:59:31 +000067void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
68 uintptr_t hw_config, void *plat_params_from_bl2)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010069#else
Soby Mathew7d5a2e72018-01-10 15:59:31 +000070void arm_bl31_early_platform_setup(bl31_params_t *from_bl2, uintptr_t soc_fw_config,
71 uintptr_t hw_config, void *plat_params_from_bl2)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010072#endif
Dan Handley9df48042015-03-19 18:58:55 +000073{
74 /* Initialize the console to provide early debug support */
Antonio Nino Diaz93bd9162018-05-04 12:59:45 +010075 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000076
77#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +000078 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +000079 assert(from_bl2 == NULL);
80 assert(plat_params_from_bl2 == NULL);
81
Juan Castillo456deef2015-11-06 10:01:37 +000082#ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +000083 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +000084 SET_PARAM_HEAD(&bl32_image_ep_info,
85 PARAM_EP,
86 VERSION_1,
87 0);
88 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
89 bl32_image_ep_info.pc = BL32_BASE;
90 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Juan Castillo456deef2015-11-06 10:01:37 +000091#endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +000092
Juan Castillo7d199412015-12-14 09:35:25 +000093 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +000094 SET_PARAM_HEAD(&bl33_image_ep_info,
95 PARAM_EP,
96 VERSION_1,
97 0);
98 /*
Juan Castillo7d199412015-12-14 09:35:25 +000099 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000100 * is located and the entry state information
101 */
102 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100103
Dan Handley9df48042015-03-19 18:58:55 +0000104 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
105 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
106
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100107#else /* RESET_TO_BL31 */
108
Dan Handley9df48042015-03-19 18:58:55 +0000109 /*
110 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000111 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000112 * In release builds, it's not used.
113 */
114 assert(((unsigned long long)plat_params_from_bl2) ==
115 ARM_BL31_PLAT_PARAM_VAL);
116
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100117# if LOAD_IMAGE_V2
118 /*
119 * Check params passed from BL2 should not be NULL,
120 */
121 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
122 assert(params_from_bl2 != NULL);
123 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
124 assert(params_from_bl2->h.version >= VERSION_2);
125
126 bl_params_node_t *bl_params = params_from_bl2->head;
127
128 /*
129 * Copy BL33 and BL32 (if present), entry point information.
130 * They are stored in Secure RAM, in BL2's address space.
131 */
132 while (bl_params) {
133 if (bl_params->image_id == BL32_IMAGE_ID)
134 bl32_image_ep_info = *bl_params->ep_info;
135
136 if (bl_params->image_id == BL33_IMAGE_ID)
137 bl33_image_ep_info = *bl_params->ep_info;
138
139 bl_params = bl_params->next_params_info;
140 }
141
142 if (bl33_image_ep_info.pc == 0)
143 panic();
144
145# else /* LOAD_IMAGE_V2 */
146
147 /*
148 * Check params passed from BL2 should not be NULL,
149 */
150 assert(from_bl2 != NULL);
151 assert(from_bl2->h.type == PARAM_BL31);
152 assert(from_bl2->h.version >= VERSION_1);
153
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000154 /* Dynamic Config is not supported for LOAD_IMAGE_V1 */
155 assert(soc_fw_config == 0);
156 assert(hw_config == 0);
157
Dan Handley9df48042015-03-19 18:58:55 +0000158 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000159 * Copy BL32 (if populated by BL2) and BL33 entry point information.
Dan Handley9df48042015-03-19 18:58:55 +0000160 * They are stored in Secure RAM, in BL2's address space.
161 */
Juan Castillo456deef2015-11-06 10:01:37 +0000162 if (from_bl2->bl32_ep_info)
163 bl32_image_ep_info = *from_bl2->bl32_ep_info;
Dan Handley9df48042015-03-19 18:58:55 +0000164 bl33_image_ep_info = *from_bl2->bl33_ep_info;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100165
166# endif /* LOAD_IMAGE_V2 */
167#endif /* RESET_TO_BL31 */
Dan Handley9df48042015-03-19 18:58:55 +0000168}
169
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000170void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
171 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000172{
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000173 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000174
175 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000176 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000177 * No need for locks as no other CPU is active.
178 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000179 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100180
Dan Handley9df48042015-03-19 18:58:55 +0000181 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000182 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100183 * Earlier bootloader stages might already do this (e.g. Trusted
184 * Firmware's BL1 does it) but we can't assume so. There is no harm in
185 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000186 * Platform specific PSCI code will enable coherency for other
187 * clusters.
188 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000189 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000190}
191
192/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000193 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000194 ******************************************************************************/
195void arm_bl31_platform_setup(void)
196{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000197 /* Initialize the GIC driver, cpu and distributor interfaces */
198 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000199 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000200
201#if RESET_TO_BL31
202 /*
203 * Do initial security configuration to allow DRAM/device access
204 * (if earlier BL has not already done so).
205 */
206 plat_arm_security_setup();
207
Roberto Vargas550eb082018-01-05 16:00:05 +0000208#if defined(PLAT_ARM_MEM_PROT_ADDR)
209 arm_nor_psci_do_dyn_mem_protect();
210#endif /* PLAT_ARM_MEM_PROT_ADDR */
211
Dan Handley9df48042015-03-19 18:58:55 +0000212#endif /* RESET_TO_BL31 */
213
214 /* Enable and initialize the System level generic timer */
215 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
216 CNTCR_FCREQ(0) | CNTCR_EN);
217
218 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100219 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000220
221 /* Initialize power controller before setting up topology */
222 plat_arm_pwrc_setup();
Dan Handley9df48042015-03-19 18:58:55 +0000223}
224
Soby Mathew2fd66be2015-12-09 11:38:43 +0000225/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000226 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000227 * standard platforms
Antonio Nino Diaz93bd9162018-05-04 12:59:45 +0100228 * Perform BL31 platform setup
Soby Mathew2fd66be2015-12-09 11:38:43 +0000229 ******************************************************************************/
230void arm_bl31_plat_runtime_setup(void)
231{
Antonio Nino Diaz93bd9162018-05-04 12:59:45 +0100232#if MULTI_CONSOLE_API
233 console_switch_state(CONSOLE_FLAG_RUNTIME);
234#else
235 console_uninit();
236#endif
237
Soby Mathew2fd66be2015-12-09 11:38:43 +0000238 /* Initialize the runtime console */
Antonio Nino Diaz93bd9162018-05-04 12:59:45 +0100239 arm_console_runtime_init();
Soby Mathew2fd66be2015-12-09 11:38:43 +0000240}
241
Dan Handley9df48042015-03-19 18:58:55 +0000242void bl31_platform_setup(void)
243{
244 arm_bl31_platform_setup();
245}
246
Soby Mathew2fd66be2015-12-09 11:38:43 +0000247void bl31_plat_runtime_setup(void)
248{
249 arm_bl31_plat_runtime_setup();
250}
251
Dan Handley9df48042015-03-19 18:58:55 +0000252/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100253 * Perform the very early platform specific architectural setup shared between
254 * ARM standard platforms. This only does basic initialization. Later
255 * architectural setup (bl31_arch_setup()) does not do anything platform
256 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000257 ******************************************************************************/
258void arm_bl31_plat_arch_setup(void)
259{
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100260 arm_setup_page_tables(BL31_BASE,
261 BL31_END - BL31_BASE,
262 BL_CODE_BASE,
Masahiro Yamada51bef612017-01-18 02:10:08 +0900263 BL_CODE_END,
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100264 BL_RO_DATA_BASE,
Masahiro Yamada51bef612017-01-18 02:10:08 +0900265 BL_RO_DATA_END
Dan Handley9df48042015-03-19 18:58:55 +0000266#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900267 , BL_COHERENT_RAM_BASE,
268 BL_COHERENT_RAM_END
Dan Handley9df48042015-03-19 18:58:55 +0000269#endif
270 );
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100271 enable_mmu_el3(0);
Dan Handley9df48042015-03-19 18:58:55 +0000272}
273
274void bl31_plat_arch_setup(void)
275{
276 arm_bl31_plat_arch_setup();
277}