blob: 8a156e675dfa14c2f762c1d1e108c58c642a88d7 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Roberto Vargas550eb082018-01-05 16:00:05 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Soby Mathewfeac8fc2015-09-29 15:47:16 +01007#include <assert.h>
Dan Handley9df48042015-03-19 18:58:55 +00008#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
Dan Handley9df48042015-03-19 18:58:55 +000010#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011
12#include <arch_helpers.h>
13#include <common/debug.h>
14#include <lib/cassert.h>
15#include <plat/common/platform.h>
16
17#include <css_pm.h>
18#include <plat_arm.h>
19
Soby Mathew200fffd2016-10-21 11:34:59 +010020#include "../drivers/scp/css_scp.h"
Soby Mathew12012dd2015-10-26 14:01:53 +000021
Soby Mathewfeac8fc2015-09-29 15:47:16 +010022/* Allow CSS platforms to override `plat_arm_psci_pm_ops` */
23#pragma weak plat_arm_psci_pm_ops
Soby Mathewfec4eb72015-07-01 16:16:20 +010024
Soby Mathew7799cf72015-04-16 14:49:09 +010025#if ARM_RECOM_STATE_ID_ENC
26/*
27 * The table storing the valid idle power states. Ensure that the
28 * array entries are populated in ascending order of state-id to
29 * enable us to use binary search during power state validation.
30 * The table must be terminated by a NULL entry.
31 */
32const unsigned int arm_pm_idle_states[] = {
Soby Mathewa869de12015-05-08 10:18:59 +010033 /* State-id - 0x001 */
34 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
35 ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
36 /* State-id - 0x002 */
37 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
38 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
39 /* State-id - 0x022 */
40 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
41 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
42#if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1
43 /* State-id - 0x222 */
44 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
45 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
46#endif
Soby Mathew7799cf72015-04-16 14:49:09 +010047 0,
48};
Soby Mathewa869de12015-05-08 10:18:59 +010049#endif /* __ARM_RECOM_STATE_ID_ENC__ */
Soby Mathew7799cf72015-04-16 14:49:09 +010050
Soby Mathew61e8d0b2015-10-12 17:32:29 +010051/*
52 * All the power management helpers in this file assume at least cluster power
53 * level is supported.
54 */
55CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1,
56 assert_max_pwr_lvl_supported_mismatch);
57
Soby Mathew7a3b5eb2016-12-09 15:23:08 +000058/*
59 * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL
60 * assumed by the CSS layer.
61 */
62CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL,
63 assert_max_pwr_lvl_higher_than_css_sys_lvl);
64
Dan Handley9df48042015-03-19 18:58:55 +000065/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +010066 * Handler called when a power domain is about to be turned on. The
Dan Handley9df48042015-03-19 18:58:55 +000067 * level and mpidr determine the affinity instance.
68 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +010069int css_pwr_domain_on(u_register_t mpidr)
Dan Handley9df48042015-03-19 18:58:55 +000070{
Soby Mathew200fffd2016-10-21 11:34:59 +010071 css_scp_on(mpidr);
Dan Handley9df48042015-03-19 18:58:55 +000072
73 return PSCI_E_SUCCESS;
74}
75
Soby Mathew12012dd2015-10-26 14:01:53 +000076static void css_pwr_domain_on_finisher_common(
77 const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +000078{
Soby Mathew12012dd2015-10-26 14:01:53 +000079 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathew61e8d0b2015-10-12 17:32:29 +010080
Soby Mathew9ca28062017-10-11 16:08:58 +010081 /* Enable the gic cpu interface */
82 plat_arm_gic_cpuif_enable();
83
Dan Handley9df48042015-03-19 18:58:55 +000084 /*
85 * Perform the common cluster specific operations i.e enable coherency
86 * if this cluster was off.
87 */
Soby Mathew12012dd2015-10-26 14:01:53 +000088 if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
Vikram Kanigirifbb13012016-02-15 11:54:14 +000089 plat_arm_interconnect_enter_coherency();
Soby Mathew12012dd2015-10-26 14:01:53 +000090}
Dan Handley9df48042015-03-19 18:58:55 +000091
Soby Mathew12012dd2015-10-26 14:01:53 +000092/*******************************************************************************
93 * Handler called when a power level has just been powered on after
94 * being turned off earlier. The target_state encodes the low power state that
95 * each level has woken up from. This handler would never be invoked with
96 * the system power domain uninitialized as either the primary would have taken
97 * care of it as part of cold boot or the first core awakened from system
98 * suspend would have already initialized it.
99 ******************************************************************************/
100void css_pwr_domain_on_finish(const psci_power_state_t *target_state)
101{
102 /* Assert that the system power domain need not be initialized */
Nariman Poushincd956262018-05-01 09:28:40 +0100103 assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100104
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000105 /* Program the gic per-cpu distributor or re-distributor interface */
106 plat_arm_gic_pcpu_init();
107
Soby Mathew9ca28062017-10-11 16:08:58 +0100108 css_pwr_domain_on_finisher_common(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000109}
110
111/*******************************************************************************
112 * Common function called while turning a cpu off or suspending it. It is called
113 * from css_off() or css_suspend() when these functions in turn are called for
Soby Mathewfec4eb72015-07-01 16:16:20 +0100114 * power domain at the highest power level which will be powered down. It
115 * performs the actions common to the OFF and SUSPEND calls.
Dan Handley9df48042015-03-19 18:58:55 +0000116 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100117static void css_power_down_common(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000118{
Dan Handley9df48042015-03-19 18:58:55 +0000119 /* Prevent interrupts from spuriously waking up this cpu */
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000120 plat_arm_gic_cpuif_disable();
Dan Handley9df48042015-03-19 18:58:55 +0000121
122 /* Cluster is to be turned off, so disable coherency */
Soby Mathew200fffd2016-10-21 11:34:59 +0100123 if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000124 plat_arm_interconnect_exit_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000125}
126
127/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100128 * Handler called when a power domain is about to be turned off. The
129 * target_state encodes the power state that each level should transition to.
Dan Handley9df48042015-03-19 18:58:55 +0000130 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100131void css_pwr_domain_off(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000132{
Soby Mathew12012dd2015-10-26 14:01:53 +0000133 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100134 css_power_down_common(target_state);
Soby Mathew200fffd2016-10-21 11:34:59 +0100135 css_scp_off(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000136}
137
138/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100139 * Handler called when a power domain is about to be suspended. The
140 * target_state encodes the power state that each level should transition to.
Dan Handley9df48042015-03-19 18:58:55 +0000141 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100142void css_pwr_domain_suspend(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000143{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100144 /*
Soby Mathew12012dd2015-10-26 14:01:53 +0000145 * CSS currently supports retention only at cpu level. Just return
Soby Mathewfec4eb72015-07-01 16:16:20 +0100146 * as nothing is to be done for retention.
147 */
Soby Mathew12012dd2015-10-26 14:01:53 +0000148 if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
Dan Handley9df48042015-03-19 18:58:55 +0000149 return;
150
Soby Mathew9ca28062017-10-11 16:08:58 +0100151
Soby Mathew12012dd2015-10-26 14:01:53 +0000152 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100153 css_power_down_common(target_state);
Soby Mathew9ca28062017-10-11 16:08:58 +0100154
155 /* Perform system domain state saving if issuing system suspend */
Nariman Poushincd956262018-05-01 09:28:40 +0100156 if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) {
Soby Mathew9ca28062017-10-11 16:08:58 +0100157 arm_system_pwr_domain_save();
158
159 /* Power off the Redistributor after having saved its context */
160 plat_arm_gic_redistif_off();
161 }
162
Soby Mathew200fffd2016-10-21 11:34:59 +0100163 css_scp_suspend(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000164}
165
166/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100167 * Handler called when a power domain has just been powered on after
168 * having been suspended earlier. The target_state encodes the low power state
169 * that each level has woken up from.
Dan Handley9df48042015-03-19 18:58:55 +0000170 * TODO: At the moment we reuse the on finisher and reinitialize the secure
171 * context. Need to implement a separate suspend finisher.
172 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100173void css_pwr_domain_suspend_finish(
Soby Mathewfec4eb72015-07-01 16:16:20 +0100174 const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000175{
Soby Mathew12012dd2015-10-26 14:01:53 +0000176 /* Return as nothing is to be done on waking up from retention. */
177 if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
Soby Mathewfec4eb72015-07-01 16:16:20 +0100178 return;
179
Soby Mathew12012dd2015-10-26 14:01:53 +0000180 /* Perform system domain restore if woken up from system suspend */
Nariman Poushincd956262018-05-01 09:28:40 +0100181 if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF)
Soby Mathew9ca28062017-10-11 16:08:58 +0100182 /*
183 * At this point, the Distributor must be powered on to be ready
184 * to have its state restored. The Redistributor will be powered
185 * on as part of gicv3_rdistif_init_restore.
186 */
Soby Mathew12012dd2015-10-26 14:01:53 +0000187 arm_system_pwr_domain_resume();
Soby Mathew12012dd2015-10-26 14:01:53 +0000188
189 css_pwr_domain_on_finisher_common(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000190}
191
192/*******************************************************************************
193 * Handlers to shutdown/reboot the system
194 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100195void __dead2 css_system_off(void)
Dan Handley9df48042015-03-19 18:58:55 +0000196{
Soby Mathew200fffd2016-10-21 11:34:59 +0100197 css_scp_sys_shutdown();
Dan Handley9df48042015-03-19 18:58:55 +0000198}
199
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100200void __dead2 css_system_reset(void)
Dan Handley9df48042015-03-19 18:58:55 +0000201{
Soby Mathew200fffd2016-10-21 11:34:59 +0100202 css_scp_sys_reboot();
Dan Handley9df48042015-03-19 18:58:55 +0000203}
204
205/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100206 * Handler called when the CPU power domain is about to enter standby.
Dan Handley9df48042015-03-19 18:58:55 +0000207 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100208void css_cpu_standby(plat_local_state_t cpu_state)
Dan Handley9df48042015-03-19 18:58:55 +0000209{
210 unsigned int scr;
211
Soby Mathewfec4eb72015-07-01 16:16:20 +0100212 assert(cpu_state == ARM_LOCAL_STATE_RET);
213
Dan Handley9df48042015-03-19 18:58:55 +0000214 scr = read_scr_el3();
David Wangc1d9cfb2016-06-07 09:22:40 +0800215 /*
216 * Enable the Non secure interrupt to wake the CPU.
217 * In GICv3 affinity routing mode, the non secure group1 interrupts use
218 * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ.
219 * Enabling both the bits works for both GICv2 mode and GICv3 affinity
220 * routing mode.
221 */
222 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
Dan Handley9df48042015-03-19 18:58:55 +0000223 isb();
224 dsb();
225 wfi();
226
227 /*
228 * Restore SCR to the original value, synchronisation of scr_el3 is
229 * done by eret while el3_exit to save some execution cycles.
230 */
231 write_scr_el3(scr);
232}
233
234/*******************************************************************************
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100235 * Handler called to return the 'req_state' for system suspend.
236 ******************************************************************************/
237void css_get_sys_suspend_power_state(psci_power_state_t *req_state)
238{
239 unsigned int i;
240
241 /*
242 * System Suspend is supported only if the system power domain node
243 * is implemented.
244 */
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000245 assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100246
247 for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
248 req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
249}
250
251/*******************************************************************************
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100252 * Handler to query CPU/cluster power states from SCP
253 ******************************************************************************/
254int css_node_hw_state(u_register_t mpidr, unsigned int power_level)
255{
Soby Mathew200fffd2016-10-21 11:34:59 +0100256 return css_scp_get_power_state(mpidr, power_level);
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100257}
258
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000259/*
260 * The system power domain suspend is only supported only via
261 * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain
262 * will be downgraded to the lower level.
263 */
264static int css_validate_power_state(unsigned int power_state,
265 psci_power_state_t *req_state)
266{
267 int rc;
268 rc = arm_validate_power_state(power_state, req_state);
269
270 /*
Nariman Poushin16b41092018-05-01 13:07:47 +0100271 * Ensure that we don't overrun the pwr_domain_state array in the case
272 * where the platform supported max power level is less than the system
273 * power level
274 */
275
276#if (PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL)
277
278 /*
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000279 * Ensure that the system power domain level is never suspended
280 * via PSCI CPU SUSPEND API. Currently system suspend is only
281 * supported via PSCI SYSTEM SUSPEND API.
282 */
Nariman Poushin16b41092018-05-01 13:07:47 +0100283
284 req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] =
285 ARM_LOCAL_STATE_RUN;
286#endif
287
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000288 return rc;
289}
290
291/*
292 * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the
293 * `css_validate_power_state`, we do not downgrade the system power
294 * domain level request in `power_state` as it will be used to query the
295 * PSCI_STAT_COUNT/RESIDENCY at the system power domain level.
296 */
297static int css_translate_power_state_by_mpidr(u_register_t mpidr,
298 unsigned int power_state,
299 psci_power_state_t *output_state)
300{
301 return arm_validate_power_state(power_state, output_state);
302}
303
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100304/*******************************************************************************
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100305 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
306 * platform will take care of registering the handlers with PSCI.
Dan Handley9df48042015-03-19 18:58:55 +0000307 ******************************************************************************/
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100308plat_psci_ops_t plat_arm_psci_pm_ops = {
Soby Mathewfec4eb72015-07-01 16:16:20 +0100309 .pwr_domain_on = css_pwr_domain_on,
310 .pwr_domain_on_finish = css_pwr_domain_on_finish,
311 .pwr_domain_off = css_pwr_domain_off,
312 .cpu_standby = css_cpu_standby,
313 .pwr_domain_suspend = css_pwr_domain_suspend,
314 .pwr_domain_suspend_finish = css_pwr_domain_suspend_finish,
Dan Handley9df48042015-03-19 18:58:55 +0000315 .system_off = css_system_off,
316 .system_reset = css_system_reset,
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000317 .validate_power_state = css_validate_power_state,
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100318 .validate_ns_entrypoint = arm_validate_psci_entrypoint,
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000319 .translate_power_state_by_mpidr = css_translate_power_state_by_mpidr,
320 .get_node_hw_state = css_node_hw_state,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100321 .get_sys_suspend_power_state = css_get_sys_suspend_power_state,
Roberto Vargas550eb082018-01-05 16:00:05 +0000322
323#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100324 .mem_protect_chk = arm_psci_mem_protect_chk,
325 .read_mem_protect = arm_psci_read_mem_protect,
326 .write_mem_protect = arm_nor_psci_write_mem_protect,
327#endif
Roberto Vargas3caafd72017-08-16 08:57:45 +0100328#if CSS_USE_SCMI_SDS_DRIVER
329 .system_reset2 = css_system_reset2,
330#endif
Dan Handley9df48042015-03-19 18:58:55 +0000331};