Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 1 | /* |
Joel Hutton | 5cc3bc8 | 2018-03-21 11:40:57 +0000 | [diff] [blame] | 2 | * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 7 | #include <assert.h> |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 8 | #include <errno.h> |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 9 | #include <string.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | |
| 11 | #include <platform_def.h> |
| 12 | |
| 13 | #include <arch_helpers.h> |
| 14 | #include <common/bl_common.h> |
| 15 | #include <common/debug.h> |
| 16 | #include <common/tbbr/tbbr_img_def.h> |
| 17 | #include <drivers/arm/pl011.h> |
| 18 | #include <drivers/arm/pl061_gpio.h> |
| 19 | #include <drivers/generic_delay_timer.h> |
| 20 | #include <drivers/mmc.h> |
| 21 | #include <drivers/synopsys/dw_mmc.h> |
| 22 | #include <lib/mmio.h> |
| 23 | #include <plat/common/platform.h> |
| 24 | |
| 25 | #include "../../../bl1/bl1_private.h" |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 26 | #include "hi3798cv200.h" |
| 27 | #include "plat_private.h" |
| 28 | |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 29 | /* Data structure which holds the extents of the trusted RAM for BL1 */ |
| 30 | static meminfo_t bl1_tzram_layout; |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 31 | static meminfo_t bl2_tzram_layout; |
Jerome Forissier | 74a19f2 | 2018-11-08 11:57:30 +0000 | [diff] [blame] | 32 | static console_pl011_t console; |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 33 | |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 34 | /* |
| 35 | * Cannot use default weak implementation in bl1_main.c because BL1 RW data is |
| 36 | * not at the top of the secure memory. |
| 37 | */ |
| 38 | int bl1_plat_handle_post_image_load(unsigned int image_id) |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 39 | { |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 40 | image_desc_t *image_desc; |
| 41 | entry_point_info_t *ep_info; |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 42 | |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 43 | if (image_id != BL2_IMAGE_ID) |
| 44 | return 0; |
| 45 | |
| 46 | /* Get the image descriptor */ |
| 47 | image_desc = bl1_plat_get_image_desc(BL2_IMAGE_ID); |
| 48 | assert(image_desc != NULL); |
| 49 | |
| 50 | /* Get the entry point info */ |
| 51 | ep_info = &image_desc->ep_info; |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 52 | |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 53 | bl2_tzram_layout.total_base = BL2_BASE; |
| 54 | bl2_tzram_layout.total_size = BL32_LIMIT - BL2_BASE; |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 55 | |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 56 | flush_dcache_range((uintptr_t)&bl2_tzram_layout, sizeof(meminfo_t)); |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 57 | |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 58 | ep_info->args.arg1 = (uintptr_t)&bl2_tzram_layout; |
| 59 | |
| 60 | VERBOSE("BL1: BL2 memory layout address = %p\n", |
| 61 | (void *)&bl2_tzram_layout); |
| 62 | |
| 63 | return 0; |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 64 | } |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 65 | |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 66 | void bl1_early_platform_setup(void) |
| 67 | { |
| 68 | /* Initialize the console to provide early debug support */ |
Jerome Forissier | 74a19f2 | 2018-11-08 11:57:30 +0000 | [diff] [blame] | 69 | console_pl011_register(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ, |
| 70 | PL011_BAUDRATE, &console); |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 71 | |
| 72 | /* Allow BL1 to see the whole Trusted RAM */ |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 73 | bl1_tzram_layout.total_base = BL1_RW_BASE; |
| 74 | bl1_tzram_layout.total_size = BL1_RW_SIZE; |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 75 | |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 76 | INFO("BL1: 0x%lx - 0x%lx [size = %zu]\n", BL1_RAM_BASE, BL1_RAM_LIMIT, |
| 77 | BL1_RAM_LIMIT - BL1_RAM_BASE); |
| 78 | } |
| 79 | |
| 80 | void bl1_plat_arch_setup(void) |
| 81 | { |
| 82 | plat_configure_mmu_el3(bl1_tzram_layout.total_base, |
| 83 | bl1_tzram_layout.total_size, |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 84 | BL1_RO_BASE, /* l-loader and BL1 ROM */ |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 85 | BL1_RO_LIMIT, |
Joel Hutton | 5cc3bc8 | 2018-03-21 11:40:57 +0000 | [diff] [blame] | 86 | BL_COHERENT_RAM_BASE, |
| 87 | BL_COHERENT_RAM_END); |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | void bl1_platform_setup(void) |
| 91 | { |
| 92 | int i; |
Victor Chong | f0c7c61 | 2018-01-16 00:29:47 +0900 | [diff] [blame] | 93 | #if !POPLAR_RECOVERY |
Shawn Guo | d793ff0 | 2018-09-27 16:48:00 +0800 | [diff] [blame] | 94 | struct mmc_device_info info; |
Victor Chong | 539408d | 2018-01-03 01:53:08 +0900 | [diff] [blame] | 95 | dw_mmc_params_t params = EMMC_INIT_PARAMS(POPLAR_EMMC_DESC_BASE); |
Victor Chong | f0c7c61 | 2018-01-16 00:29:47 +0900 | [diff] [blame] | 96 | #endif |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 97 | |
| 98 | generic_delay_timer_init(); |
| 99 | |
| 100 | pl061_gpio_init(); |
| 101 | for (i = 0; i < GPIO_MAX; i++) |
| 102 | pl061_gpio_register(GPIO_BASE(i), i); |
| 103 | |
Victor Chong | f0c7c61 | 2018-01-16 00:29:47 +0900 | [diff] [blame] | 104 | #if !POPLAR_RECOVERY |
Victor Chong | 539408d | 2018-01-03 01:53:08 +0900 | [diff] [blame] | 105 | /* SoC-specific emmc register are initialized/configured by bootrom */ |
| 106 | INFO("BL1: initializing emmc\n"); |
Haojian Zhuang | 3eff409 | 2018-08-04 18:07:26 +0800 | [diff] [blame] | 107 | info.mmc_dev_type = MMC_IS_EMMC; |
| 108 | dw_mmc_init(¶ms, &info); |
Victor Chong | f0c7c61 | 2018-01-16 00:29:47 +0900 | [diff] [blame] | 109 | #endif |
Victor Chong | 539408d | 2018-01-03 01:53:08 +0900 | [diff] [blame] | 110 | |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 111 | plat_io_setup(); |
| 112 | } |
| 113 | |
| 114 | unsigned int bl1_plat_get_next_image_id(void) |
| 115 | { |
| 116 | return BL2_IMAGE_ID; |
| 117 | } |