blob: eb8ffe4fd00dcc7ac5ffad8b9425f702ff04a3ed [file] [log] [blame]
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +02001/*
Joel Hutton5cc3bc82018-03-21 11:40:57 +00002 * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +02007#include <assert.h>
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +02008#include <errno.h>
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +02009#include <string.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <platform_def.h>
12
13#include <arch_helpers.h>
14#include <common/bl_common.h>
15#include <common/debug.h>
16#include <common/tbbr/tbbr_img_def.h>
17#include <drivers/arm/pl011.h>
18#include <drivers/arm/pl061_gpio.h>
19#include <drivers/generic_delay_timer.h>
20#include <drivers/mmc.h>
21#include <drivers/synopsys/dw_mmc.h>
22#include <lib/mmio.h>
23#include <plat/common/platform.h>
24
25#include "../../../bl1/bl1_private.h"
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020026#include "hi3798cv200.h"
27#include "plat_private.h"
28
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020029/* Data structure which holds the extents of the trusted RAM for BL1 */
30static meminfo_t bl1_tzram_layout;
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010031static meminfo_t bl2_tzram_layout;
Jerome Forissier74a19f22018-11-08 11:57:30 +000032static console_pl011_t console;
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020033
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010034/*
35 * Cannot use default weak implementation in bl1_main.c because BL1 RW data is
36 * not at the top of the secure memory.
37 */
38int bl1_plat_handle_post_image_load(unsigned int image_id)
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020039{
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010040 image_desc_t *image_desc;
41 entry_point_info_t *ep_info;
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020042
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010043 if (image_id != BL2_IMAGE_ID)
44 return 0;
45
46 /* Get the image descriptor */
47 image_desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
48 assert(image_desc != NULL);
49
50 /* Get the entry point info */
51 ep_info = &image_desc->ep_info;
Victor Chong175dd8a2018-02-01 00:35:22 +090052
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010053 bl2_tzram_layout.total_base = BL2_BASE;
54 bl2_tzram_layout.total_size = BL32_LIMIT - BL2_BASE;
Victor Chong175dd8a2018-02-01 00:35:22 +090055
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010056 flush_dcache_range((uintptr_t)&bl2_tzram_layout, sizeof(meminfo_t));
Victor Chong175dd8a2018-02-01 00:35:22 +090057
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010058 ep_info->args.arg1 = (uintptr_t)&bl2_tzram_layout;
59
60 VERBOSE("BL1: BL2 memory layout address = %p\n",
61 (void *)&bl2_tzram_layout);
62
63 return 0;
Victor Chong175dd8a2018-02-01 00:35:22 +090064}
Victor Chong175dd8a2018-02-01 00:35:22 +090065
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020066void bl1_early_platform_setup(void)
67{
68 /* Initialize the console to provide early debug support */
Jerome Forissier74a19f22018-11-08 11:57:30 +000069 console_pl011_register(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ,
70 PL011_BAUDRATE, &console);
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020071
72 /* Allow BL1 to see the whole Trusted RAM */
Victor Chong175dd8a2018-02-01 00:35:22 +090073 bl1_tzram_layout.total_base = BL1_RW_BASE;
74 bl1_tzram_layout.total_size = BL1_RW_SIZE;
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020075
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020076 INFO("BL1: 0x%lx - 0x%lx [size = %zu]\n", BL1_RAM_BASE, BL1_RAM_LIMIT,
77 BL1_RAM_LIMIT - BL1_RAM_BASE);
78}
79
80void bl1_plat_arch_setup(void)
81{
82 plat_configure_mmu_el3(bl1_tzram_layout.total_base,
83 bl1_tzram_layout.total_size,
Victor Chong175dd8a2018-02-01 00:35:22 +090084 BL1_RO_BASE, /* l-loader and BL1 ROM */
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020085 BL1_RO_LIMIT,
Joel Hutton5cc3bc82018-03-21 11:40:57 +000086 BL_COHERENT_RAM_BASE,
87 BL_COHERENT_RAM_END);
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020088}
89
90void bl1_platform_setup(void)
91{
92 int i;
Victor Chongf0c7c612018-01-16 00:29:47 +090093#if !POPLAR_RECOVERY
Shawn Guod793ff02018-09-27 16:48:00 +080094 struct mmc_device_info info;
Victor Chong539408d2018-01-03 01:53:08 +090095 dw_mmc_params_t params = EMMC_INIT_PARAMS(POPLAR_EMMC_DESC_BASE);
Victor Chongf0c7c612018-01-16 00:29:47 +090096#endif
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020097
98 generic_delay_timer_init();
99
100 pl061_gpio_init();
101 for (i = 0; i < GPIO_MAX; i++)
102 pl061_gpio_register(GPIO_BASE(i), i);
103
Victor Chongf0c7c612018-01-16 00:29:47 +0900104#if !POPLAR_RECOVERY
Victor Chong539408d2018-01-03 01:53:08 +0900105 /* SoC-specific emmc register are initialized/configured by bootrom */
106 INFO("BL1: initializing emmc\n");
Haojian Zhuang3eff4092018-08-04 18:07:26 +0800107 info.mmc_dev_type = MMC_IS_EMMC;
108 dw_mmc_init(&params, &info);
Victor Chongf0c7c612018-01-16 00:29:47 +0900109#endif
Victor Chong539408d2018-01-03 01:53:08 +0900110
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +0200111 plat_io_setup();
112}
113
114unsigned int bl1_plat_get_next_image_id(void)
115{
116 return BL2_IMAGE_ID;
117}