blob: 9823fb3b383c40c2ec4589541a055f01ab134785 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
Dan Handley2b6b5742015-03-19 19:17:53 +00009#include <arch.h>
Antonio Nino Diazf13d09a2019-01-23 21:50:09 +000010#include <drivers/arm/fvp/fvp_pwrc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <lib/cassert.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000012#include <plat/arm/common/arm_config.h>
13#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <plat/common/platform.h>
15
Soby Mathewfec4eb72015-07-01 16:16:20 +010016/* The FVP power domain tree descriptor */
Roberto Vargas2ca18d92018-02-12 12:36:17 +000017static unsigned char fvp_power_domain_tree_desc[FVP_CLUSTER_COUNT + 2];
Soby Mathew47e43f22016-02-01 14:04:34 +000018
19
Sathees Balya30952cc2018-09-27 14:41:02 +010020CASSERT(((FVP_CLUSTER_COUNT > 0) && (FVP_CLUSTER_COUNT <= 256)),
21 assert_invalid_fvp_cluster_count);
Soby Mathew47e43f22016-02-01 14:04:34 +000022
23/*******************************************************************************
24 * This function dynamically constructs the topology according to
25 * FVP_CLUSTER_COUNT and returns it.
26 ******************************************************************************/
27const unsigned char *plat_get_power_domain_tree_desc(void)
28{
Sathees Balya30952cc2018-09-27 14:41:02 +010029 int i;
Soby Mathew47e43f22016-02-01 14:04:34 +000030
31 /*
Soby Mathew9ca28062017-10-11 16:08:58 +010032 * The highest level is the system level. The next level is constituted
33 * by clusters and then cores in clusters.
Soby Mathew47e43f22016-02-01 14:04:34 +000034 */
Soby Mathew9ca28062017-10-11 16:08:58 +010035 fvp_power_domain_tree_desc[0] = 1;
36 fvp_power_domain_tree_desc[1] = FVP_CLUSTER_COUNT;
Soby Mathew47e43f22016-02-01 14:04:34 +000037
38 for (i = 0; i < FVP_CLUSTER_COUNT; i++)
Soby Mathew9ca28062017-10-11 16:08:58 +010039 fvp_power_domain_tree_desc[i + 2] = FVP_MAX_CPUS_PER_CLUSTER;
40
Soby Mathew47e43f22016-02-01 14:04:34 +000041
42 return fvp_power_domain_tree_desc;
43}
44
45/*******************************************************************************
46 * This function returns the core count within the cluster corresponding to
47 * `mpidr`.
48 ******************************************************************************/
49unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr)
50{
51 return FVP_MAX_CPUS_PER_CLUSTER;
52}
Achin Gupta4f6ad662013-10-25 09:08:21 +010053
54/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010055 * This function implements a part of the critical interface between the psci
Soby Mathewfec4eb72015-07-01 16:16:20 +010056 * generic layer and the platform that allows the former to query the platform
57 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
58 * in case the MPIDR is invalid.
Achin Gupta4f6ad662013-10-25 09:08:21 +010059 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +010060int plat_core_pos_by_mpidr(u_register_t mpidr)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010062 unsigned int clus_id, cpu_id, thread_id;
63
64 /* Validate affinity fields */
Sathees Balya30952cc2018-09-27 14:41:02 +010065 if ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010066 thread_id = MPIDR_AFFLVL0_VAL(mpidr);
67 cpu_id = MPIDR_AFFLVL1_VAL(mpidr);
68 clus_id = MPIDR_AFFLVL2_VAL(mpidr);
69 } else {
70 thread_id = 0;
71 cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
72 clus_id = MPIDR_AFFLVL1_VAL(mpidr);
73 }
74
75 if (clus_id >= FVP_CLUSTER_COUNT)
76 return -1;
77 if (cpu_id >= FVP_MAX_CPUS_PER_CLUSTER)
78 return -1;
79 if (thread_id >= FVP_MAX_PE_PER_CPU)
80 return -1;
81
Soby Mathewfec4eb72015-07-01 16:16:20 +010082 if (fvp_pwrc_read_psysr(mpidr) == PSYSR_INVALID)
83 return -1;
Achin Gupta4f6ad662013-10-25 09:08:21 +010084
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000085 /*
86 * Core position calculation for FVP platform depends on the MT bit in
87 * MPIDR. This function cannot assume that the supplied MPIDR has the MT
88 * bit set even if the implementation has. For example, PSCI clients
89 * might supply MPIDR values without the MT bit set. Therefore, we
90 * inject the current PE's MT bit so as to get the calculation correct.
91 * This of course assumes that none or all CPUs on the platform has MT
92 * bit set.
93 */
94 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
Sathees Balya30952cc2018-09-27 14:41:02 +010095 return (int) plat_arm_calc_core_pos(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +010096}